



### TER REPORT

# **Hardware Performance Counters**

Prepared by François Flandin

Supervised by Sid Touati

#### Abstract

Calmos le ramoloss, l'abstract c'est pas pour tout de suite

| CONTENTS  |  | • |
|-----------|--|---|
| CONTRANTS |  |   |
|           |  |   |

| Contents |
|----------|
|----------|

| 1 | Hardware Performance Monitoring on AMD CPUs   | 3 |
|---|-----------------------------------------------|---|
| 2 | Hardware Performance Monitoring on INTEL CPUs | 3 |

### 1 Hardware Performance Monitoring on AMD CPUs

|       | HGO    |    | H   | Event Select [11:8] | CntMask | I<br>N<br>V | E<br>N |    | I<br>N<br>T |    | Е  | os   | Unit Mas | k | Event Select [7:0] |
|-------|--------|----|-----|---------------------|---------|-------------|--------|----|-------------|----|----|------|----------|---|--------------------|
| 63 42 | 241 40 | 39 | 363 | 32                  | 31 24   | 23          | 22     | 21 | 20          | 19 | 18 | 1716 | 15       | 8 | 7 0                |

Figure 1: AMD Bit Repartition of Event Select MSRC001\_020[A,8,6,4,2,0]

## 2 Hardware Performance Monitoring on INTEL CPUs