# **Extending Intermediate Memory Model with SC accesses.**

# **Technical Report**

ANTON PODKOPAEV, NRU-HSE, Russia and MPI-SWS, Germany ORI LAHAV, Tel Aviv University, Israel ORESTIS MELKONIAN, MPI-SWS, Germany VIKTOR VAFEIADIS, MPI-SWS, Germany

IMM, an intermediate memory model, abstracts x86-TSO, POWER, ARMv7, ARMv8, and RISC-V memory models (MM). Through this model, Podkopaev et al. proved correctness of compilation from programming language MMs (the promising semantics of Kang et al., the C/C++11 MM and RC11 MM of Lahav et al.) to the abstracted hardware MMs. IMM lacks SC accesses, and because of that the compilation correctness results for the C/C++11 and RC11 MMs cover only subsets of the models without SC accesses. Also, the absence of SC accesses makes IMM unsuitable for proving correctness of compilation from OCaml (Dolan et al.) and JavaScript MMs since the models have rather strong accesses, which are close to SC accesses in terms of the C/C++11 MM. We propose an extension of IMM with SC accesses, called IMM<sub>SC</sub>, and update correctness of compilation proofs from the programming language memory models to IMM and from IMM to the hardware memory models. The extension follows the fix of SC access semantics proposed in Lahav et al. The Coq mechanization of IMM and the related compilation correctness proofs are correspondingly extended.

Additional Key Words and Phrases: weak memory consistency, declarative semantics, IMM, C11, RC11

*Disclaimer:* In its current form, this document is not supposed to be self-contained but rather to be an extension of [Podkopaev et al. 2019]. That is, a number of definitions used in this text are not presented here, and a reader is expected to be familiar with [Podkopaev et al. 2019].

# 1 IMM<sub>SC</sub>: IMM EXTENDED WITH SC ACCESSES

In this section, we start by introducing  $IMM_{SC}$ -consistency predicate as it is and then discuss why it is defined in that way.

## 1.1 IMM<sub>SC</sub>-consistency predicate

To define the consistency predicate of  $IMM_{SC}$ , we need to extend a notion of IMM execution graphs—they should be allowed to have read and write accesses with sc modifiers. Correspondingly, the source language, for which programs IMM execution graphs are constructed, is also revised to allow SC read and write instructions. Also, we update definitions of relations used in IMM consistency predicate, *i.e.*, release, sw, and bob, by replacing  $R^{acq}$  and  $W^{rel}$  in their definitions by  $R^{\exists acq}$  and  $W^{\exists rel}$  respectively since SC accesses are supposed to provide at least the same synchronization guarantees as acquire and release accesses:

```
\begin{split} \text{release} &\triangleq ([\textbf{W}^{\exists \text{rel}}] \cup [\textbf{F}^{\exists \text{rel}}] \, ; \, \text{po}) \, ; \, \text{rs} \\ &\text{sw} \triangleq \text{release} \, ; (\text{rfi} \cup \text{po}|_{\text{loc}}^? \, ; \, \text{rfe}) \, ; ([\textbf{R}^{\exists \text{acq}}] \cup \text{po} \, ; [\textbf{F}^{\exists \text{acq}}]) \\ &\text{bob} \triangleq \text{po} \, ; [\textbf{W}^{\exists \text{rel}}] \cup [\textbf{R}^{\exists \text{acq}}] \, ; \, \text{po} \cup \text{po} \, ; [\textbf{F}] \cup [\textbf{F}] \, ; \, \text{po} \cup [\textbf{W}^{\exists \text{rel}}] \, ; \, \text{po}|_{\text{loc}} \, ; [\textbf{W}] \end{split}
```

Authors' addresses: Anton Podkopaev, NRU-HSE, Russia , MPI-SWS, Saarland Informatics Campus, Germany, podkopaev@mpi-sws.org; Ori Lahav, Tel Aviv University, Israel, orilahav@tau.ac.il; Orestis Melkonian, MPI-SWS, Saarland Informatics Campus, Germany, melkon.or@gmail; Viktor Vafeiadis, MPI-SWS, Saarland Informatics Campus, Germany, viktor@mpi-sws.org.

With the modifications, we define IMM-consistency in the same way as in [Podkopaev et al. 2019].

*Definition 1.1. G* is called IMM-consistent if the following hold:

- codom(G.rf) = G.R. (rf-completeness) • For every location  $x \in Loc$ , G.co totally orders G.W(x). (co-totality) • G.hb; G.eco? is irreflexive. (coherence) •  $G.rmw \cap (G.fre; G.coe) = \emptyset$ . (ATOMICITY)
- G.ar is acyclic. (NO-THIN-AIR)

IMM<sub>SC</sub>-consistency has an additional requirement which is the same (up to different definitions of hb, see §2) as the sc axiom in RC11-consistency predicate [Lahav et al. 2017, Definition 1].

Definition 1.2. G is called IMM<sub>SC</sub>-consistent if it is IMM-consistent and

• 
$$G.psc_{base} \cup G.psc_{F}$$
 is acyclic. (sc)

Here psc<sub>base</sub> and psc<sub>F</sub> are defined in the following way:

$$\begin{split} &\text{scb} \triangleq \text{po} \cup \text{po}|_{\neq \text{loc}} ; \text{hb} ; \text{po}|_{\neq \text{loc}} \cup \text{hb}|_{= \text{loc}} \cup \text{co} \cup \text{fr} \\ &\text{psc}_{\text{base}} \triangleq \left( [\text{E}^{\text{sc}}] \cup [\text{F}^{\text{sc}}] ; \text{hb}^{?} \right) ; \text{scb}; \left( [\text{E}^{\text{sc}}] \cup \text{hb}^{?}; [\text{F}^{\text{sc}}] \right) \\ &\text{psc}_{\text{F}} \triangleq [\text{F}^{\text{sc}}]; (\text{hb} \cup \text{hb}; \text{eco}; \text{hb}); [\text{F}^{\text{sc}}] \end{split}$$

Note that in definition of IMM-consistency we use the ar relation which includes  $psc \triangleq [F^{sc}]$ ; hb; eco; hb;  $[F^{sc}]$ . In [Lahav et al. 2017], psc is defined to be a different thing—a union of  $psc_{base}$  and  $psc_{F}$ , but in this paper we do not use it.

# 1.2 Why not to extend ar?

To cover SC accesses in  $IMM_{SC}$ -consistency predicate, we put the SC axiom to it. One other option was to try to extend the ar relation with  $psc_{base}$ . However, it leads to the overly strong NO-THIN-AIR axiom—the following behaviour becomes forbidden:

$$a := [x]^{\text{rlx}} \text{ $/\!\!\!/ 2$} \\ [y]^{\text{sc}} := 1 \\ \| [y]^{\text{rlx}} \| = b \\ \| [x]^{\text{rlx}} \| = b \\ \| [x]^{\text{rlx}$$

It is harmful since the behavior is allowed by POWER assuming both commonly used compilation schemes for SC accesses.

#### 2 FROM C11 AND RC11 TO IMM<sub>SC</sub>

In this section, we extend the correctness of the mapping from C11 and RC11 models to IMM to cover SC accesses, *i.e.*, establish the correctness of the mapping to  $IMM_{SC}$ . This extension is straightforward since  $IMM_{SC}$  has almost the same sc axiom as RC11.

Following Podkopaev et al. [2019], we consider a version of the C11 model of Batty et al. [2011] with fixes from Vafeiadis et al. [2015] and Lahav et al. [2017]. In this paper, we contemplate SC accesses of the model but still not the non-atomic fragment of it since IMM<sub>SC</sub>, like IMM, does not have direct counterparts for non-atomic accesses. That is, we assume the following definition of C11-consistency.

*Definition 2.1. G* is called C11-consistent if the following hold:

• codom(G.rf) = G.R.

Extending Intermediate Memory Model with SC accesses. Technical Report

Fig. 1. Compilation scheme from IMM<sub>SC</sub> to ARMv8.

- For every location  $x \in Loc$ , G.co totally orders G.W(x).
- $G.hb_{RC11}$ ; G.eco? is irreflexive.
- $G.rmw \cap (G.fre; G.coe) = \emptyset$ .
- $[F^{sc}]$ ;  $(hb_{RC11} \cup hb_{RC11}; eco; hb_{RC11})$ ;  $[F^{sc}]$  is acyclic.
- $G.psc_{base-RC11} \cup G.psc_{F-RC11}$  is acyclic.

(sc-rc11)

Here  $psc_{base-RC11}$  and  $psc_{F-RC11}$  are the same as  $psc_{base}$  and  $psc_{F}$  from Section 1.1 but defined with  $hb_{RC11}$  instead of hb (see [Podkopaev et al. 2019, Remark 2]). Since  $hb_{RC11}$  is weaker (namely, it is smaller) than hb, C11-consistency directly follows from IMM<sub>SC</sub>-consistency.

The RC11-consistency predicate [Lahav et al. 2017] is defined as a strengthening of Def. 2.1 by additionally requiring acyclicity of  $G.po \cup G.rf$ . Since Podkopaev et al. [2019] proved the correctness of a mapping from RC11 to IMM which places a (control) dependency or a fence between every relaxed read and subsequent relaxed write and SC-RC11 directly follows from SC, the same mapping from RC11 to IMM<sub>SC</sub> is also correct (in the presence of SC accesses).

## 3 FROM IMM<sub>SC</sub> TO ARMv8

The intended mapping of IMM to ARMv8 is presented schematically in Fig. 1 and follows [Mapping 2016]. Note that acquire and SC loads are compiled to the same instruction (ldar) as well as release and SC stores (stlr). In ARM assembly RMWs are represented as pairs of instructions—exclusive load (ldxr) followed by exclusive store (stxr), and these instructions are also have their stronger (SC) counterparts—ldaxr and stlxr.

We use ARMv8 declarative model [Deacon 2017] (see also [Pulte et al. 2018]). Its labels are given by:

- ARM read label:  $R^{o_R}(x, v)$  where  $x \in Loc, v \in Val, o_R \in \{rlx, Q, A\}$ , and  $rlx \sqsubseteq Q \sqsubseteq A$ .
- ARM write label:  $W^{o_W}(x, v)$  where  $x \in Loc, v \in Val, o_W \in \{rlx, L\}$ , and  $rlx \sqsubseteq L$ .
- ARM fence label:  $F^{o_F}$  where  $o_F \in \{1d, sy\}$  and  $1d \sqsubseteq sy$ .

In turn, ARM's execution graphs are defined as  $IMM_{SC}$ 's ones, except for the CAS dependency, casdep, which is not present in ARM executions.

The definition of ARMv8-consistency requires the following derived relations (see [Pulte et al. 2018] for further explanations and details):

```
\label{eq:coe} \begin{split} \text{obs} &\triangleq \text{rfe} \cup \text{fre} \cup \text{coe} \\ \text{dob} &\triangleq (\text{addr} \cup \text{data}); \text{rfi}^? \cup (\text{ctrl} \cup \text{data}); [\textbf{W}]; \textbf{coi}^? \cup \text{addr}; \text{po}; [\textbf{W}] \\ &\qquad \qquad \qquad (\textit{dependency-ordered-before}) \\ \text{aob} &\triangleq \text{rmw} \cup [\textbf{W}^{\text{ex}}]; \text{rfi}; [\textbf{R}^{\exists \mathbb{Q}}] \\ \end{split}
```

<sup>&</sup>lt;sup>1</sup>We only describe the fragment of the model that is needed for mapping of IMM<sub>SC</sub>, thus excluding isb fences.

$$bob \triangleq po; [F^{sy}]; po \cup [R]; po; [F^{1d}]; po \cup [R^{\square Q}]; po \cup po; [W^L]; \\ \underbrace{coi^? \cup [W^L]; po; [R^A]}_{(barrier-ordered-before)}$$

Definition 3.1. An ARMv8 execution graph  $G_a$  is called ARMv8-consistent if the following hold:

- $codom(G_a.rf) = G_a.R.$
- For every location  $x \in Loc$ ,  $G_a$ .co totally orders  $G_a$ .W(x).
- $G_a.po|_{loc} \cup G_a.rf \cup G_a.fr \cup G_a.co$  is acyclic. (SC-PER-LOC)
- $G_a.rmw \cap (G_a.fre; G_a.coe) = \emptyset$ .
- $G_a$ .obs  $\cup G_a$ .dob  $\cup G_a$ .aob  $\cup G_a$ .bob is acyclic.

(EXTERNAL)

We interpret the intended compilation on execution graphs:

Definition 3.2. Let G be an IMM execution graph with whole serial numbers ( $\operatorname{sn}[G.E] \subseteq \mathbb{N}$ ). An ARM execution graph  $G_a$  corresponds to G if the following hold:

- $G_a.E = G.E \cup \{\langle i, n + 0.5 \rangle \mid \langle i, n \rangle \in G.W_{strong}\}$ (new events are added after strong exclusive writes)
- $G_a$ .lab =  $\{e \mapsto (G.lab(e)) \mid e \in G.E\} \cup \{e \mapsto F^{ld} \mid e \in G_a.E \setminus G.E\}$  where:

$$\begin{split} (|\mathsf{R}_s^{\mathsf{rlx}}(x,\upsilon)|) &\triangleq \mathsf{R}^{\mathsf{rlx}}(x,\upsilon) \\ (|\mathsf{R}_s^{\mathsf{acq}}(x,\upsilon)|) &\triangleq \mathsf{R}^{\mathsf{Q}}(x,\upsilon) \\ (|\mathsf{R}_s^{\mathsf{scq}}(x,\upsilon)|) &\triangleq \mathsf{R}^{\mathsf{Q}}(x,\upsilon) \\ (|\mathsf{R}_s^{\mathsf{sc}}(x,\upsilon)|) &\triangleq \mathsf{R}^{\mathsf{A}}(x,\upsilon) \\ (|\mathsf{F}^{\mathsf{acq}}|) &\triangleq \mathsf{F}^{\mathsf{ld}} \end{split}$$

- $G.rmw = G_a.rmw$ ,  $G.data = G_a.data$ , and  $G.addr = G_a.addr$  (the compilation does not change RMW pairs and data/address dependencies)
- $G.\mathsf{ctrl} \subseteq G_a.\mathsf{ctrl}$
- (the compilation only adds control dependencies)
- $[G.R_{ex}]$ ;  $G.po \subseteq G_a.ctrl \cup G_a.rmw \cap G_a.data$  (exclusive reads entail a control dependency to any future event, except for their immediate exclusive write successor if arose from an atomic increment)
- G.casdep; G.po  $\subseteq G_a$ .ctrl (CAS dependency to an exclusive read entails a control dependency to any future event)

We state our theorem that ensures  $IMM_{SC}$ -consistency if the corresponding ARMv8 execution graph is ARMv8-consistent.

Theorem 3.3. Let G be an IMM execution graph with whole serial numbers ( $sn[G.E] \subseteq \mathbb{N}$ ), and let  $G_a$  be an ARMv8 execution graph that corresponds to G. Then, ARMv8-consistency of  $G_a$  implies IMM<sub>SC</sub>-consistency of G.

PROOF (OUTLINE). IMM-consistency of G follows from [Podkopaev et al. 2019, Theorem 4.5]. That is, we only need to show that the sc axiom holds for G. We start by showing that  $G_a$ .obs'  $\cup G_a$ .dob  $\cup G_a$ .aob  $\cup G_a$ .bob' is acyclic, where

$$\begin{aligned} obs' &\triangleq \mathsf{rfe} \cup \mathsf{fr} \cup \mathsf{co} \\ bob' &\triangleq \mathsf{bob} \cup [\mathsf{R}]; \mathsf{po}; [\mathsf{F}^{1d}] \cup \mathsf{po}; [\mathsf{F}^{sy}] \cup [\mathsf{F}^{\supseteq 1d}]; \mathsf{po} \end{aligned}$$

Then, we finish the proof by showing that  $G_a.psc_{base} \cup G_a.psc_F$  is included in  $(G_a.obs' \cup G_a.dob \cup G_a.aob \cup G_a.bob')^+$ .

Extending Intermediate Memory Model with SC accesses. Technical Report

Fig. 2. Compilation scheme from  $\mbox{IMM}_{\mbox{SC}}$  to TSO.

### 4 FROM IMM<sub>SC</sub> TO TSO

The intended mapping of  $IMM_{SC}$  to TSO is presented schematically in Fig. 2. There are two possible alternatives for compiling SC accesses (see the bottom of Fig. 2): to compile an SC store to a store followed by a fence or to compile an SC load to a load preceded by a fence. Both of the schemes guarantee that in compiled code there is a fence between every store and load instructions originated from SC accesses. Regarding compilation schemes of SC accesses, our proof of the compilation correctness from  $IMM_{SC}$  to TSO depends only on this property. That is, in this section, we concentrate only on the compilation alternative which compiles SC stores using fences.

As a model of the TSO architecture, we use a declarative model from [Alglave et al. 2014]. Its labels are given by:

- TSO read label: R(x, v) where  $x \in Loc$  and  $v \in Val$ .
- TSO write label: W(x, v) where  $x \in Loc$  and  $v \in Val$ .
- TSO fence label: MFENCE.

In turn, TSO's execution graphs are defined as IMM<sub>SC</sub>'s ones. Below, we interpret the compilation on execution graphs.

Definition 4.1. Let G be an IMM execution graph with whole serial numbers ( $\operatorname{sn}[G.E] \subseteq \mathbb{N}$ ). A TSO execution graph  $G_t$  corresponds to G if the following hold:

- $G_t$ .E = G.E \ G.F $^{\neq sc}$   $\cup$  { $\langle i, n + 0.5 \rangle \mid \langle i, n \rangle \in G$ .W $^{sc}$ } (non-SC fences are removed and new events are added after SC writes)
- $\bullet \ \ G_t. \texttt{lab} = \{e \mapsto (\![G.\texttt{lab}(e)]\!) \mid e \in G. \texttt{E} \setminus G. \texttt{F}^{\neq \texttt{sc}}\} \ \cup \ \{e \mapsto \texttt{MFENCE} \mid e \in G_t. \texttt{E} \setminus G. \texttt{E}\} \ \text{where:}$

$$(\!|\!| \mathsf{R}^{\scriptscriptstyle OR}_s(x,\upsilon) |\!|\!| \triangleq \mathsf{R}(x,\upsilon) \qquad \qquad (\!|\!| \mathsf{W}^{\scriptscriptstyle ON}_{\scriptscriptstyle ORMW}(x,\upsilon) |\!|\!| \triangleq \mathsf{W}(x,\upsilon) \qquad \qquad (\!|\!| \mathsf{F}^{\rm sc} |\!|\!|\!| \triangleq \mathsf{MFENCE}$$

- $G.rmw = G_t.rmw$ ,  $G.data = G_t.data$ , and  $G.addr = G_t.addr$  (the compilation does not change RMW pairs and data/address dependencies)
- G.ctrl;  $[G.E \setminus G.F^{\neq sc}] \subseteq G_t.\text{ctrl}$  (the compilation only adds control dependencies)

The following derived relations are used to define the TSO-consistency predicate.

```
\begin{split} & \mathsf{ppo}_{\mathsf{TSO}} \triangleq [\mathsf{RW}]; \mathsf{po}; [\mathsf{RW}] \setminus [\mathsf{W}]; \mathsf{po}; [\mathsf{R}] \\ & \mathsf{fence}_{\mathsf{TSO}} \triangleq [\mathsf{RW}]; \mathsf{po}; [\mathsf{MFENCE}]; \mathsf{po}; [\mathsf{RW}] \\ & \mathsf{implied\_fence}_{\mathsf{TSO}} \triangleq [\mathsf{W}]; \mathsf{po}; [\mathit{dom}(\mathsf{rmw})] \cup [\mathit{codom}(\mathsf{rmw})]; \mathsf{po}; [\mathsf{R}] \\ & \mathsf{hb}_{\mathsf{TSO}} \triangleq \mathsf{ppo}_{\mathsf{TSO}} \cup \mathsf{fence}_{\mathsf{TSO}} \cup \mathsf{implied\_fence}_{\mathsf{TSO}} \cup \mathsf{rfe} \cup \mathsf{co} \cup \mathsf{fr} \end{split}
```

*Definition 4.2. G* is called TSO-consistent if the following hold:

- codom(G.rf) = G.R. (rf-completeness) • For every location  $x \in Loc$ , G.co totally orders G.W(x). (co-totality)
- $po|_{loc} \cup rf \cup fr \cup co$  is acyclic. (SC-PER-LOC) •  $G.rmw \cap (G.fre; G.coe) = \emptyset$ . (ATOMICITY)

```
([e_1]^{\texttt{rlx}} := e_2) \approx \texttt{"st"}
                  (r := [e]^{r1x}) \approx "1d"
                  (r := [e]^{acq}) \approx "ld; cmp; bc; isync"
                                                                                            ([e_1]^{\text{rel}} := e_2) \approx \text{``lwsync;st''}
                   (|\mathbf{fence}^{\neq SC}|) \approx "lwsync"
                                                                                                   (|fence<sup>sc</sup>|) ≈ "sync"
 (r := \mathsf{FADD}_{O_{\mathsf{DOWW}}}^{O_{\mathsf{R}},O_{\mathsf{W}}}(e_1,e_2)) \approx \mathrm{wmod}(o_{\mathsf{W}}) + \text{``L:lwarx}; \mathsf{stwcx.}; \mathsf{bc} \ \mathsf{L}" + \mathsf{rmod}(o_{\mathsf{R}})
\operatorname{wmod}(o_{\mathsf{W}}) \triangleq o_{\mathsf{W}} = \operatorname{rel} ? "lwsync;" : ""
                                                                                               \operatorname{rmod}(o_{\mathsf{R}}) \triangleq o_{\mathsf{R}} = \operatorname{acq} ? \text{";isync"} : \text{"}
              Leading sync:
                                                                                           Trailing sync:
                                                                                                 (r := [e]^{SC}) \approx \text{``ld; sync"}
                   (r := [e]^{sc}) \approx \text{"sync;ld;cmp;bc;isync"}
                ([e_1]^{SC} := e_2) \approx \text{"sync;st"}
                                                                                              ([e_1]^{SC} := e_2) \approx \text{``lwsync;st;sync''}
```

Fig. 3. Compilation scheme from IMM to POWER.

• *G*.hb<sub>TSO</sub> is acyclic.

(TSO-NO-THIN-AIR)

Next, we state our theorem that ensures  $IMM_{SC}$ -consistency if the corresponding TSO execution graph is TSO-consistent.

THEOREM 4.3. Let G be an  $\mathsf{IMM}_{\mathsf{SC}}$  execution graph with whole serial numbers  $(\mathsf{sn}[G.E] \subseteq \mathbb{N})$ , and let  $G_t$  be an TSO execution graph that corresponds to G. Then, TSO-consistency of  $G_t$  implies  $\mathsf{IMM}_{\mathsf{SC}}$ -consistency of G.

PROOF (OUTLINE). Since  $G_t$  corresponds to G, we know that

$$[G.W^{sc}]; G.po; [G.R^{sc}] \subseteq G_t.po; [G_t.MFENCE]; G_t.po$$

as the aforementioned property of the compilation scheme. We show that

$$G_t.\mathsf{ehb}_{\mathsf{TSO}} \triangleq G_t.\mathsf{hb}_{\mathsf{TSO}} \cup [G_t.\mathsf{MFENCE}]; G_t.\mathsf{po} \cup [G_t.\mathsf{MFENCE}]; G_t.\mathsf{po}$$

is acyclic. Then, we show that  $G.psc_{base} \cup G.psc_{F}$  is included in  $G_t.ehb_{TSO}^+$ . It means that the sc axiom holds for G, and it leaves us to prove that G is IMM-consistent. That is done by standard relational techniques (see [Coq proofs 2019]).

# 5 FROM IMM<sub>SC</sub> TO POWER

Here we use the same mapping of IMM to POWER (see Fig. 3) as in [Podkopaev et al. 2019] for all instructions except for SC accesses. For the latter, there are two standard compilations schemes [Mapping 2016] presented in the bottom of Fig. 3: with leading and trailing sync fences.

Podkopaev et al. [2019] prove IMM to POWER compilation correctness in two steps. First, on the side of IMM, they prove correctness of splitting a release write to a relaxed write and a preceding release fence. Such splitting corresponds to the compilation scheme for release writes. Second, they prove correctness of compilation from IMM to POWER for programs without release writes.

In our proof we introduce a preceding step. At this step we prove that splitting of every SC read and write to a pair of an SC fence (which corresponds to sync instruction in POWER) and either an acquire read or a release write respectively is sound in IMM<sub>SC</sub>. The splitting should follow either leading or trailing compilation scheme. Assuming that SC accesses are removed from a program by the splitting, we can reuse the compilation result from [Podkopaev et al. 2019].

THEOREM 5.1. Let G be an IMM execution graph such that

$$[G.RW^{sc}]$$
;  $(G.po' \cup G.po'; G.hb; G.po')$ ;  $[G.RW^{sc}] \subseteq G.hb$ ;  $[G.F^{sc}]$ ;  $G.hb$ ,

where  $G.po' \triangleq G.po \setminus G.rmw$ . Let G' be the IMM execution graph obtained from G by weakening the access modes of SC write and read events to release and acquire modes respectively. Then,  $IMM_{SC}$ -consistency of G follows from IMM-consistency of G'.

Note that in Theorem 5.1 we assume neither leading nor trailing compilation schemes explicitly but require to have an SC fence on some hb paths between SC accesses. Both schemes provide this.

In a compiler, direct following of the splitting steps for SC accesses and release writes leads to redundant instructions in generated code. Thus, imagine such a compiler which uses the leading compilation scheme for SC accesses. It would emit sync; lwsync; st for an SC write. Clearly, lwsync is redundant here since sync provides stronger guarantees than lwsync. To avoid it, we assume that a release write splitting produces a release fence only if necessary, *i.e.*, the release write is not produced on a preceding step by splitting an SC write. It does not break the release splitting result [Podkopaev et al. 2019, Theorem 4.1] since it only requires presence of a release or SC fence on any po path to a release write for the execution graph after the split.<sup>2</sup>

In case a compiler uses the trailing compilation scheme, an analogous redundancy arises for SC reads: they are compiled to ld;cmp;bc;isync;sync. Here sync makes other synchronization instructions redundant. To use the same trick as with SC writes in case of the leading compilation scheme, we extended the compilation result from [Podkopaev et al. 2019] by showing that ld;lwsync (as well as a stronger version ld;sync) is a correct compilation scheme for acquire reads.

The next definition presents the correspondence between IMM execution graphs and their mapped POWER ones following the leading compilation scheme in Fig. 3 with elimination of the aforementioned redundancy of SC write compilation.

Definition 5.2. Let G be an IMM execution graph with whole positive serial numbers  $(sn[G.E] \subseteq \mathbb{N}^+)$ . A POWER execution graph  $G_p$  corresponds to G if the following hold:

•  $G_p.\mathsf{E} = G.\mathsf{E} \cup \{\langle i, n+0.3 \rangle \mid \langle i, n \rangle \in (G.\mathsf{R}^{\sqsupset \mathsf{cq}} \setminus \mathit{dom}(G.\mathsf{rmw})) \cup \mathit{codom}([G.\mathsf{R}^{\boxminus \mathsf{cq}}]; G.\mathsf{rmw})\}$   $\cup \{\langle i, n-0.3 \rangle \mid \langle i, n \rangle \in (G.\mathsf{E}^{\sqsupset \mathsf{rel}} \setminus \mathit{dom}(G.\mathsf{rmw})) \cup \mathit{dom}(G.\mathsf{rmw}; [G.\mathsf{W}^{\sqsupset \mathsf{rel}}])\}$ (new events are added after acquire reads and acquire RMW pairs and before SC accesses and SC RMW pairs)

```
 \begin{split} \bullet \ G_p. \mathsf{lab} = & \{e \mapsto (\![G.\mathsf{lab}(e)]\!] \mid e \in G.\mathsf{E}\} \cup \\ & \{\langle i, n+0.3 \rangle \mapsto \mathsf{F}^\mathsf{isync} \mid \langle i, n+0.3 \rangle \in G_p. \mathsf{E} \land n \in \mathbb{N}^+\} \cup \\ & \{\langle i, n-0.3 \rangle \mapsto \mathsf{F}^\mathsf{lwsync} \mid \langle i, n-0.3 \rangle \in G_p. \mathsf{E} \land n \in \mathbb{N}^+ \land \\ & \qquad \qquad \langle i, n \rangle \notin G. \mathsf{E}^\mathsf{sc} \cup \mathit{dom}(G.\mathsf{rmw} \; ; [G.\mathsf{W}^\mathsf{sc}]) \} \cup \\ & \{\langle i, n-0.3 \rangle \mapsto \mathsf{F}^\mathsf{sync} \mid \langle i, n-0.3 \rangle \in G_p. \mathsf{E} \land n \in \mathbb{N}^+ \land \\ & \qquad \qquad \langle i, n \rangle \in G. \mathsf{E}^\mathsf{sc} \cup \mathit{dom}(G.\mathsf{rmw} \; ; [G.\mathsf{W}^\mathsf{sc}]) \} \end{split}
```

where:

- $G.rmw = G_p.rmw$ ,  $G.data = G_p.data$ , and  $G.addr = G_p.addr$  (the compilation does not change RMW pairs and data/address dependencies)
- $G.ctrl \subseteq G_p.ctrl$  (the compilation only adds control dependencies)
- $[G.R^{\exists acq}]$ ;  $G.po \subseteq G_p.rmw \cup G_p.ctrl$  (a control dependency is placed from every acquire or SC read)
- $[G.R_{ex}]$ ;  $G.po \subseteq G_p.ctrl \cup G_p.rmw \cap G_p.data$  (exclusive reads entail a control dependency to any future event, except for their immediate exclusive write successor if arose from an atomic increment)

<sup>&</sup>lt;sup>2</sup>Actually, [Podkopaev et al. 2019, Theorem 4.1] requires a target execution graph to have exactly a release fence (not SC one) after a release write. However, such strict requirement is not necessary, and the corresponding Coq proofs [2019] allow SC fences in this context.

- G.data; [codom(G.rmw)];  $G.po \subseteq G_p.$ ctrl (data dependency to an exclusive write entails a control dependency to any future event)
- G.casdep; G.po ⊆ G<sub>p</sub>.ctrl
   (CAS dependency to an exclusive read entails a control dependency to any future event)

The correspondence between IMM and POWER execution graphs which follows the trailing compilation scheme may be presented similarly with two main difference. First, obviously, SC accesses are compiled to release and acquire accesses followed by SC fences:

```
\begin{split} G_p.\mathsf{E} &= G.\mathsf{E} \cup \{\langle i,n+0.3 \rangle \mid \langle i,n \rangle \in (G.\mathsf{E}^{\exists \mathsf{acq}} \setminus \mathit{dom}(G.\mathsf{rmw})) \cup \mathit{codom}([G.\mathsf{R}^{\exists \mathsf{acq}}] \, ; G.\mathsf{rmw}) \} \\ & \cup \{\langle i,n-0.3 \rangle \mid \langle i,n \rangle \in (G.\mathsf{W}^{\exists \mathsf{rel}} \setminus \mathit{dom}(G.\mathsf{rmw})) \cup \mathit{dom}(G.\mathsf{rmw} \, ; [G.\mathsf{W}^{\exists \mathsf{rel}}]) \} \end{split}
G_p.\mathsf{lab} &= \{e \mapsto (\![G.\mathsf{lab}(e)]\!] \mid e \in G.\mathsf{E} \} \cup \\ \{\langle i,n+0.3 \rangle \mapsto \mathsf{F}^\mathsf{isync} \mid \langle i,n+0.3 \rangle \in G_p.\mathsf{E} \wedge n \in \mathbb{N}^+ \wedge \\ \langle i,n \rangle \in G.\mathsf{R}^{\mathsf{acq}} \cup \mathit{codom}([G.\mathsf{R}^{\mathsf{acq}}] \, ; G.\mathsf{rmw}) \} \cup \\ \{\langle i,n+0.3 \rangle \mapsto \mathsf{F}^\mathsf{sync} \mid \langle i,n+0.3 \rangle \in G_p.\mathsf{E} \wedge n \in \mathbb{N}^+ \wedge \\ \langle i,n \rangle \in G.\mathsf{E}^\mathsf{sc} \cup \mathit{codom}([G.\mathsf{R}^\mathsf{sc}] \, ; G.\mathsf{rmw}) \} \cup \\ \{\langle i,n-0.3 \rangle \mapsto \mathsf{F}^\mathsf{lwsync} \mid \langle i,n-0.3 \rangle \in G_p.\mathsf{E} \wedge n \in \mathbb{N}^+ \} \end{split}
```

Second,  $[G.R^{\supseteq acq}]$ ; G.po has to be included in  $G_p.rmw \cup G_p.ctrl \cup G_p.po$ ;  $[G_p.F^{lwsync}]$ ;  $G_p.po^?$ , not just in  $G_p.rmw \cup G_p.ctrl$ , to allow for elimination of the aforementioned SC read compilation redundancy.

The next theorem ensures IMM<sub>SC</sub>-consistency if the corresponding POWER execution graph is POWER-consistent.

THEOREM 5.3. Let G be an IMM execution graph with whole serial numbers ( $sn[G.E] \subseteq \mathbb{N}$ ), and let  $G_p$  be a POWER execution graph that corresponds to G. Then, POWER-consistency of  $G_p$  implies IMM<sub>SC</sub>-consistency of G.

PROOF (OUTLINE). We construct an IMM execution graph G' by inserting SC fences before SC accesses in G. We also construct  $G_{\mathsf{NoSC}}$  from G' by replacing SC write and read accesses of G' with release write and acquire read ones respectively. Obviously,  $\mathsf{IMM}_{\mathsf{SC}}$ -consistency of G follows from  $\mathsf{IMM}_{\mathsf{SC}}$ -consistency of G', which, in turn, follows from  $\mathsf{IMM}$ -consistency of  $G_{\mathsf{NoSC}}$  by Theorem 5.1. We construct an  $\mathsf{IMM}$  execution graph G'' from  $G_{\mathsf{NoSC}}$  by inserting release fences before release writes, and then an  $\mathsf{IMM}$  execution graph  $G_{\mathsf{NoRel}}$  from G'' by weakening the access modes of release write events to a relaxed mode. As on a previous proof step,  $\mathsf{IMM}$ -consistency of  $G_{\mathsf{NoSC}}$  follows from  $\mathsf{IMM}$ -consistency of G'', which in turn follows from  $\mathsf{IMM}$ -consistency of  $G_{\mathsf{NoRel}}$  by  $[\mathsf{Podkopaev} \ et \ al.\ 2019,\ Theorem\ 4.1].$ 

Thus to prove the theorem we need to show that  $G_{NORel}$  is IMM-consistent. Note that  $G_p$ —the POWER execution graph corresponding to G—also corresponds to  $G_{NORel}$  by construction of  $G_{NORel}$ . That is, IMM-consistency of  $G_{NORel}$  follows from POWER-consistency of  $G_p$  by [Podkopaev et al. 2019, Theorem 4.3] since  $G_{NORel}$  does not contain SC read and write access events as well as release write access events.

#### **ACKNOWLEDGMENTS**

The first author was supported by JetBrains Research and RFBR (grant number 18-01-00380). The second author was supported by the Israel Science Foundation (grant number 5166651), and by Len Blavatnik and the Blavatnik Family foundation.

## Extending Intermediate Memory Model with SC accesses. Technical Report

#### REFERENCES

Jade Alglave, Luc Maranget, and Michael Tautschnig. 2014. Herding Cats: Modelling, Simulation, Testing, and Data Mining for Weak Memory. ACM Trans. Program. Lang. Syst. 36, 2, Article 7 (July 2014), 74 pages. https://doi.org/10.1145/2627752
 Mark Batty, Scott Owens, Susmit Sarkar, Peter Sewell, and Tjark Weber. 2011. Mathematizing C++ Concurrency. In POPL 2011. ACM, New York, 55–66. https://doi.org/10.1145/1925844.1926394

Coq proofs 2019. Coq proof scripts for this paper, available at http://github.com/weakmemory/imm.

Will Deacon. 2017. The ARMv8 Application Level Memory Model. Retrieved June 27, 2018 from https://github.com/herd/herdtools7/blob/master/herd/libdir/aarch64.cat

Ori Lahav, Viktor Vafeiadis, Jeehoon Kang, Chung-Kil Hur, and Derek Dreyer. 2017. Repairing Sequential Consistency in C/C++11. In PLDI 2017. ACM, New York, 618–632. https://doi.org/10.1145/3062341.3062352

Mapping 2016. C/C++11 mappings to processors. Retrieved June 27, 2018 from http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html

Anton Podkopaev, Ori Lahav, and Viktor Vafeiadis. 2019. Bridging the gap between programming languages and hardware weak memory models. *Proc. ACM Program. Lang.* 3, POPL (2019), 69:1–69:31. https://doi.org/10.1145/3290382

Christopher Pulte, Shaked Flur, Will Deacon, Jon French, Susmit Sarkar, and Peter Sewell. 2018. Simplifying ARM concurrency: multicopy-atomic axiomatic and operational models for ARMv8. *Proc. ACM Program. Lang.* 2, POPL (2018), 19:1–19:29. https://doi.org/10.1145/3158107

Viktor Vafeiadis, Thibaut Balabonski, Soham Chakraborty, Robin Morisset, and Francesco Zappa Nardelli. 2015. Common Compiler Optimisations are Invalid in the C11 Memory Model and what we can do about it. In *POPL 2015*. ACM, New York, 209–220. https://doi.org/10.1145/2676726.2676995