# CUDA

Scott Cheng

## Recall: Reduction

Given a vector  $[v_0, v_1, ... v_n]$  it returns a scalar  $v_0 + v_1 + ... + v_n$ 



# **Performance for 4M element reduction**



|                                                                 | Time (2 <sup>22</sup> ints) | Bandwidth   | Step<br>Speedup | Cumulative<br>Speedup |
|-----------------------------------------------------------------|-----------------------------|-------------|-----------------|-----------------------|
| Kernel 1:<br>interleaved addressing<br>with divergent branching | 8.054 ms                    | 2.083 GB/s  |                 |                       |
| Kernel 2: interleaved addressing with bank conflicts            | 3.456 ms                    | 4.854 GB/s  | 2.33x           | 2.33x                 |
| Kernel 3: sequential addressing                                 | 1.722 ms                    | 9.741 GB/s  | 2.01x           | 4.68x                 |
| Kernel 4:<br>first add during global load                       | 0.965 ms                    | 17.377 GB/s | 1.78x           | 8.34x                 |
| Kernel 5:<br>unroll last warp                                   | 0.536 ms                    | 31.289 GB/s | 1.8x            | 15.01x                |
| Kernel 6: completely unrolled                                   | 0.381 ms                    | 43.996 GB/s | 1.41x           | 21.16x                |
| Kernel 7:<br>multiple elements per thread                       | 0.268 ms                    | 62.671 GB/s | 1.42x           | 30.04x                |

Kernel 7 on 32M elements: 73 GB/s!

## Warp Shuffle Functions

```
T shfl sync(unsigned mask, T var, int srcLane, int width=warpSize);
    Direct copy from indexed lane
T __shfl_up_sync(unsigned mask, T var, unsigned int delta, int width=warpSize);
     Copy from a lane with lower ID relative to caller
T shfl down sync(unsigned mask, T var, unsigned int delta, int width=warpSize);
     Copy from a lane with higher ID relative to caller
T shfl xor sync(unsigned mask, T var, int laneMask, int width=warpSize);
     Copy from a lane based on bitwise XOR of own lane ID
```

## Example: Broadcast of a single value across a warp

```
#include <stdio.h>
 _global__ void bcast(int arg) {
   int laneId = threadIdx.x & 0x1f;
   int value; // Note unused variable for all threads except lane 0
   if (laneId == 0)
       value = func(arg);
   // Synchronize all threads in warp, and get "value" from lane 0
   // every thread in the warp get the same "value" now
```

## Reduction: \_\_shfl\_xor\_sync

```
for (int i=1; i<32; i*=2)
    value += __shfl_xor_sync(-1, value, i);</pre>
```



# Reduction: \_\_shfl\_down\_sync

```
for (int i=16; i>0; i=i/2)
  value += __shfl_down_sync(-1, value, i);
```



## Warp Reduce Functions

Supported by devices of compute capability 8.x or higher.

```
// add/min/max
unsigned __reduce_add_sync(unsigned mask, unsigned value);
unsigned __reduce_min_sync(unsigned mask, unsigned value);
unsigned reduce max sync(unsigned mask, unsigned value);
int reduce add sync(unsigned mask, int value);
int __reduce_min_sync(unsigned mask, int value);
int reduce_max_sync(unsigned mask, int value);
// and/or/xor
unsigned reduce and sync(unsigned mask, unsigned value);
unsigned __reduce_or_sync(unsigned mask, unsigned value);
unsigned reduce xor sync(unsigned mask, unsigned value);
```

# Tensor Core

### Proliferation of TCUs

Many companies have now developed chips with TCUs to accelerate DNN computation:

- NVIDIA TensorCores
- Google's TPU
- Tesla HW3
- Apple's A11
- Intel AMX/DLBoost
- Many many startups

Even though they are named DATA INPUT MATRIX differently, they are all designed as 210 -CONTROL DATA FORMATTER LOGIC matrix multiplication units for fixed CACHE / BUFFER size matrices. LOGIC CIRCUIT Google TPU TPU v3 Core MATRIX PROCESSOR scalar/vector units **HBM** 16**GB OUTPUT ARRAY** MXU MXU MXU 128x128 128x128 128x128 Tesla HW3

### A100 block diagram: 108 SMs



### Chip



### NVIDIA V100 SubCore



## TensoreCore Operations

 Fixed size matrix multiplication: usually 4x4, 16x16, or 64x64

 NVIDIA supports non-square matrix dimensions





## Warp Matrix Functions

```
template<typename Use, int m, int n, int k, typename T, typename Layout=void> class fragment;
void load matrix sync(fragment<...> &a, const T* mptr, unsigned ldm);
void load_matrix_sync(fragment<...> &a, const T* mptr, unsigned ldm, layout t layout);
void store matrix sync(T* mptr, const fragment<...> &a, unsigned ldm, layout t layout);
void fill fragment(fragment<...> &a, const T& v);
void mma sync(fragment<...> &d, const fragment<...> &a, const fragment<...> &b, const
fragment<...> &c, bool satf=false);
```

## wmma::fragment

Element type of fragment. Float is only supported for accumulator fragments (mixed precision)

Layout of fragment: column or row major order.



Kind of fragment: An A matrix, B matrix, or a C (accumulator) matrix Dimensions of fragment. For our purposes these are 16, 16, 16, but some other values are possible

wmma::accumulator<mark>,</mark> M, N, K, half | float, col|row> a\_frag;

A memory fragments (internally a set of registers).

Result = 
$$A * B + C$$

## wmma:fill\_fragment

```
wmma::fill_fragment(acc_frag, half(C));
```

Fills the fragment with some constant value **C** 

## wmma:load\_matrix\_sync



Loads data from global or shared memory with specified stride into the fragment. Here we load a tile of a matrix (at &a[aRow+aCol\*1da]) into a\_frag with 1da as the stride

## wmma:store\_matrix\_sync

```
wmma::store_matrix_sync(c + cRow + cCol * ldc, c_frag, ldc, wmma::mem_col_major);
```

Stores the fragment into global or shared memory with specified stride and layout.

## Example

```
#include <mma.h>
using namespace nvcuda::wmma;
__global__ void dot_wmma_16x16(half *a, half *b, half *c) {
fragment<matrix_a, 16, 16, 16, half, col_major> a_frag;
fragment<matrix_b, 16, 16, 16, half, row_major> b_frag;
fragment<accumulator, 16, 16, 16, half> c_frag;
load_matrix_sync(a_frag, a, /* leading dim */ 16);
load_matrix_sync(b_frag, b, /* leading dim */ 16);
fill_fragment(c_frag, 0.0f);
mma_sync(c_frag, a_frag, b_frag, c_frag);
store_matrix_sync(c, c_frag, 16, row_major);
}
```

Listing 1: A simple CUDA kernel performing  $\langle 16, 16, 16 \rangle$  matrix multiplication (C = A.B + C) in half precision using the CUDA WMMA API.

## Recall

Warp reduction is performed using the shuffle instructions

```
1    __device__ half warp_reduce(half val) {
2    for (int offset=WARP_SIZE/2; offset>0; offset/=2)
3     val += __shfl_down_sync(0xFFFFFFFFU, val, mask);
4    return val; }
5    __device__ half warp_scan(half val) {
6    for (int offset=1; offset<WARP_SIZE; offset*=2) {
7      auto n = __shfl_up_sync(0xFFFFFFFFU, val, mask);
8     if (laneid >= offset) val += n; }
9    return val; }
```

# Listing 2: NVIDIA's recommended warp-level reduction and scan implementations utilizing shuffle instructions.

We want to do the same thing, but now using TensorCores

## Reduction

Easy to represent it as a matrix multiplication

$$Reduction[a_{1}, a_{2}, \dots, a_{n}] = \begin{pmatrix} 1 & 1 & \cdots & 1 \\ 0 & 0 & \cdots & 0 \\ \vdots & \vdots & \ddots & \vdots \\ 0 & 0 & \cdots & 0 \end{pmatrix} \cdot \begin{pmatrix} a_{1} & a_{2} & \dots & a_{n} \\ 0 & 0 & \cdots & 0 \\ \vdots & \vdots & \ddots & \vdots \\ 0 & 0 & \cdots & 0 \end{pmatrix}^{T} = \begin{pmatrix} a_{1} & a_{1} & 0 & \cdots & 0 \\ 0 & 0 & \cdots & 0 \\ \vdots & \vdots & \ddots & \vdots \\ 0 & 0 & \cdots & 0 \end{pmatrix}$$

There is a lot of compute waste here

# **NVLink**



## **DGX A100**

Data plane (can be used as eth or IB)
Compute plane (IB)

### High-level Topology Overview (with options)





### Interactions with CPU compete with GPU-to-GPU



- NVLinks are effectively a "bridge" between XBARs
- No collisions with PCIe traffic



## THE "ONE GIGANTIC GPU" IDEAL

- Highest number of GPUs possible
- Single GPU Driver process controls all work across all GPUs
- From perspective of GPCs, all HBM2s can be accessed without intervention by other processes (LD/ST instructions, Copy Engine RDMA, everything "just works")
- Access to all HBM2s is independent of PCIe
- Bandwidth across bridged XBARs is as high as possible (some NUMA is unavoidable)



### **NVSwitch**

- No NVSwitch
  - Connect GPU directly
  - Aggregate NVLinks into gangs for higher bandwidth
  - Interleaved over the links to prevent camping
  - Max bandwidth between two GPUs limited to the bandwidth of the gang
- With NVSwitch
  - Interleave traffic across all the links and to support full bandwidth between any pair of GPUs
  - Traffic to a single GPU is nonblocking, so long as aggregate bandwidth of six NVLinks is not



### DGX-2

V100

V100

V100

V100

V100

V100

V100

V100









### **NVLINK-ENABLED SERVER GENERATIONS**

Any-to-Any Connectivity with NVSwitch









2016

DGX-1 (P100)

140GB/s Bisection BW 40GB/s AllReduce BW

2018

DGX-2 (V100)

2.4TB/s Bisection BW 75GB/s AllReduce BW

2020

**DGX A100** 

2.4TB/s Bisection BW 150GB/s AllReduce BW 2022

**DGX H100** 

3.6TB/s Bisection BW 450GB/s AllReduce BW



### MAPPING TO TRADITIONAL NETWORKING

NVLink Network is Tightly Integrated with GPU

| Concept              | Traditional Example           | NVLink Network                                                      |  |  |
|----------------------|-------------------------------|---------------------------------------------------------------------|--|--|
| Physical Layer       | 400G electrical/optical media | Custom-FW OSFP                                                      |  |  |
| Data Link Layer      | Ethernet                      | NVLink custom on-chip HW and FW                                     |  |  |
| Network Layer        | IP                            | New NVLink Network Addressing and Management Protocols              |  |  |
| Transport Layer      | ТСР                           | NVLink custom on-chip HW and FW                                     |  |  |
| Session Layer        | Sockets                       | SHARP groups<br>CUDA export of Network addresses of data-structures |  |  |
| Presentation Layer   | TSL/SSL                       | Library abstractions (e.g., NCCL, NVSHMEM)                          |  |  |
| Application Layer    | HTTP/FTP                      | Al Frameworks or User Apps                                          |  |  |
| NIC                  | PCIe NIC (card or chip)       | Functions embedded in GPU and NVSwitch                              |  |  |
| RDMA Off-Load        | NIC Off-Load Engine           | GPU-internal Copy Engine                                            |  |  |
| Collectives Off-Load | NIC/Switch Off-Load Engine    | NVSwitch-internal SHARP Engines                                     |  |  |
| Security Off-Load    | NIC Security Features         | GPU-internal Encryption and "TLB" Firewalls                         |  |  |
| Media Control        | NIC Cable Adaptation          | NVSwitch-internal OSFP-cable controllers                            |  |  |



### CPU CX7 CX7 CX7 CX7 CX7 CX7 HCA/NIC HCA/NIC HCA/NIC HCA/NIC HCA/NIC HCA/NIC HCA/NIC HCA/NIC w/ PCle Switch Switch Switch Switch Switch Switch Switch Switch NVSwitch NVSwitch **NVSwitch NVSwitch DGX H100** 4 NVI inks 5 NVI inks 1 400Gb

# DGX H100: DATA-NETWORK CONFIGURATION

#### Full-BW Intra-Server NVLink

- All 8 GPUs can simultaneously saturate
   18 NVLinks to other GPUs within server
- Limited only by over-subscription from multiple other GPUs

#### Half-BW NVLink Network

- All 8 GPUs can half-subscribe 18 NVLinks to GPUs in other servers
- 4 GPUs can saturate 18 NVLinks to GPUs in other servers
- Equivalent of full-BW on AllReduce with SHARP
- Reduction in All2All BW is a balance with server complexity and costs

### Multi-Rail InfiniBand/Ethernet

- All 8 GPUs can independently RDMA data over its own dedicated 400 Gb/s HCA/NIC
- 800 GBps of aggregate full-duplex to non-NVLink Network devices



## IBM HPC System Utilizing PCle Gen4 IBM Power9





| Rank | System                                                                                                                                                                             | Cores     | Rmax<br>(PFlop/s) | Rpeak<br>(PFlop/s) | Power<br>(kW) |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------|--------------------|---------------|
| 1    | Frontier - HPE Cray EX235a, AMD Optimized 3rd<br>Generation EPYC 64C 2GHz, AMD Instinct MI250X,<br>Slingshot-11, HPE<br>D0E/SC/Oak Ridge National Laboratory<br>United States      | 8,730,112 | 1,102.00          | 1,685.65           | 21,100        |
| 2    | Supercomputer Fugaku - Supercomputer Fugaku, A64FX<br>48C 2.2GHz, Tofu interconnect D, Fujitsu<br>RIKEN Center for Computational Science<br>Japan                                  | 7,630,848 | 442.01            | 537.21             | 29,899        |
| 3    | <b>LUMI</b> - HPE Cray EX235a, AMD Optimized 3rd Generation<br>EPYC 64C 2GHz, AMD Instinct MI250X, Slingshot-11, HPE<br>EuroHPC/CSC<br>Finland                                     | 2,220,288 | 309.10            | 428.70             | 6,016         |
| 4    | Leonardo - BullSequana XH2000, Xeon Platinum 8358 32C<br>2.6GHz, NVIDIA A100 SXM4 64 GB, Quad-rail NVIDIA<br>HDR100 Infiniband, Atos<br>EuroHPC/CINECA<br>Italy                    | 1,463,616 | 174.70            | 255.75             | 5,610         |
| 5    | Summit - IBM Power System AC922, IBM POWER9 22C<br>3.07GHz, NVIDIA Volta GV100, Dual-rail Mellanox EDR<br>Infiniband, IBM<br>DOE/SC/Oak Ridge National Laboratory<br>United States | 2,414,592 | 148.60            | 200.79             | 10,096        |

# NVLINK-C2C Superchip Scaling | CPU/GPU | Extended GPU Memory



Enables remote NVLINK connected GPUs, to access Grace's memory at native NVLINK speeds





## Reference

- Dakkak, Abdul et al. "Accelerating reduction and scan using tensor core units." Proceedings of the ACM International Conference on Supercomputing (2018): n. Pag.
- (HC2018) NVSWITCH AND DGX-2 NVLINK-SWITCHING CHIP AND SCALE-UP COMPUTE SERVER
- (HC2022) THE NVLINK-NETWORK SWITCH: NVIDIA'S SWITCH CHIP FOR HIGH COMMUNICATION-BANDWIDTH SUPERPODS