

# CMPE361 Computer Organization

Department of Computer Engineering TED University- Fall 2023

Extending the the sing cycle processor

These Slides are mainly based on slides of the text book (downloadable from the book's website).

## Extended Single-Cycle Processor

Signal

#### Extended Single-Cycle Processor Design with addi

MemtoRea Control MemWrite | Unit Branch **PCSrc** An appropriate ALUControl<sub>2:0</sub> Op ALUSrc 5:0 Funct RegDst combination RegWrite is enough CLK CLK CLK WE3 WE Zero SrcA PC' PC RD1 Instr ALUResult ReadData RD Instruction 20:16 A2 RD2 0 SrcB Data Memory Memory WD3 Register WriteData WD File 20:16 15:11 WriteReg<sub>4 ∩</sub> PCPlus4 SignImm <<2 Sign Extend **PCBranch** Result

No change to datapath!

## Extend the processor with addi

- addi, adds the value in a register to the immediate and writes the result to another register.
- So extend the main decoder truth table, showing the control signal values for addi (see the related table)

#### Control Unit Truth Table for addi

| Instruction | Op <sub>5:0</sub> | RegWrite | RegDst | AluSrc | Branch | MemWrit<br>e | MemtoReg | ${ m ALUOp}_{1:0}$ |
|-------------|-------------------|----------|--------|--------|--------|--------------|----------|--------------------|
| R-type      | 000000            | 1        | 1      | 0      | 0      | 0            | 0        | 10                 |
| lw          | 100011            | 1        | 0      | 1      | 0      | 0            | 1        | 00                 |
| SW          | 101011            | 0        | X      | 1      | 0      | 1            | X        | 00                 |
| beq         | 000100            | 0        | X      | 0      | 1      | 0            | X        | 01                 |
| addi        | 001000            |          |        |        |        |              |          |                    |

## addi instruction control signals

- The result is written to the register file, so RegWrite = 1.
- The destination register is in the rt field of the instruction, so RegDst = 0.
- SrcB comes from the immediate, so ALUSrc = 1.
- The instruction is not a branch, so Branch = 0
- There is no memory write, so MemWrite = 0.
- The result is from ALU, not memory, so MemtoReg = 0.
- ALU should add, so ALUOp = 00.

### Control Unit: addi

| Instruction | Op <sub>5:0</sub> | RegWrite | RegDst | AluSrc | Branch | MemWrit<br>e | MemtoReg | ${ m ALUOp}_{1:0}$ |
|-------------|-------------------|----------|--------|--------|--------|--------------|----------|--------------------|
| R-type      | 000000            | 1        | 1      | 0      | 0      | 0            | 0        | 10                 |
| lw          | 100011            | 1        | 0      | 1      | 0      | 0            | 1        | 00                 |
| SW          | 101011            | 0        | X      | 1      | 0      | 1            | X        | 00                 |
| beq         | 000100            | 0        | X      | 0      | 1      | 0            | X        | 01                 |
| addi        | 001000            | 1        | 0      | 1      | 0      | 0            | 0        | 00                 |

The existing datapath is capable of addi with these control signals.

## Extend the design with j Instruction

- The jump instruction j changes register PC.
- Computation of new PC value:
  - ✓ The two least significant bits of the PC are always 0, because the PC is word aligned (i.e., always a multiple of 4).
  - ✓ The next 26 bits are taken from the jump address field in Instr25:0.
  - ✓ The upper 4 bits are taken from the old value of the PC, to complete to 32 bits.

# Extended Design for j



# Extended Design for j

- A new multiplexer is used to be able to select the next instruction to be executed.
- The Main Decoder Truth table can also be updated to allow j instruction:
  - Table entries with X indicate that they have no affect on the outcome of j instruction.

### Control Unit: Main Decoder

| Instruction | Op <sub>5:0</sub> | RegWrite | RegDst | AluSrc | Branch | MemWrite | MemtoReg | ALUOp <sub>1:0</sub> | Jump |
|-------------|-------------------|----------|--------|--------|--------|----------|----------|----------------------|------|
| R-type      | 000000            | 1        | 1      | 0      | 0      | 0        | 0        | 10                   | 0    |
| lw          | 100011            | 1        | 0      | 1      | 0      | 0        | 1        | 00                   | 0    |
| SW          | 101011            | 0        | X      | 1      | 0      | 1        | X        | 00                   | 0    |
| beq         | 000100            | 0        | X      | 0      | 1      | 0        | X        | 01                   | 0    |
| j           | 000010            | 0        | X      | X      | X      | 0        | X        | XX                   | 1    |

### Performance isue

#### **Execution Time**

Program Execution Time =
 (#instructions)(cycles/instruction)(seconds/cycle)

- Definitions:
  - CPI: Cycles/instruction
  - clock period: seconds/cycle
  - IPC: instructions/cycle = IPC
- Measurement of the execution time of an instruction need to consider the entire execution path

## **Execution Time Critical path**

- Time performance is normally function of the Critical Path (CP)
  - The longest path through the architecture.
- How to determine CP?
  - Add up the slowest actions along the path, from a PC load to a new PC load...

# lw CP (see figure) 1

- A PC is loaded on the rising edge of the clock.
- The instruction memory reads the next instruction.
- The register file reads SrcA, the base register
- At the same time the immediate field is signextended to be selected at the related multiplexer to determine SrcB.

#### lw CP 2

- The ALU adds SrcA and SrcB to find the effective address.
- The data memory reads from this address.
- · The MemtoReg multiplexer selects ReadData.
- Finally, Result must setup at the register file before the next rising clock edge, be be written.

# Single-Cycle lw Performance



 $T_C$  limited by critical path (1w)

## Performance: Tc is length of CP

• Single-cycle critical path:

$$T_c = t_{pcq\_PC} + t_{\text{mem}} + \max(t_{RF\text{read}}, t_{sext} + t_{\text{mux}}) + t_{\text{ALU}} + t_{\text{mem}} + t_{\text{mux}} + t_{RF\text{setup}}$$

$$T_c = t_{pcq\_PC} + 2t_{\text{mem}} + t_{RF\text{read}} + t_{\text{mux}} + t_{ALU} + t_{RF\text{setup}}$$

- Limiting paths are the ones related to memory, ALU and register file operation
- $T_{pcq}$  stands for the time of propagation from clock to output (Q).

## Given the given timing details in the table compute $T_c$

| Element             | Parameter      | Delay (ps) |
|---------------------|----------------|------------|
| Register clock-to-Q | $t_{pcq\_PC}$  | 30         |
| Register setup      | $t_{ m setup}$ | 20         |
| Multiplexer         | $t_{ m mux}$   | 25         |
| ALU                 | $t_{ m ALU}$   | 200        |
| Memory read         | $t_{ m mem}$   | 250        |
| Register file read  | $t_{RF}$ read  | 150        |
| Register file setup | $t_{RF}$ setup | 20         |

$$T_c = t_{pcq\_PC} + 2t_{mem} + t_{RFread} + t_{mux} + t_{ALU} + t_{RFsetup}$$
  
=  $[30 + 2(250) + 150 + 25 + 200 + 20]$  ps  
=  $925$  ps

#### Compute Tc for 100 billion instructions:

```
Execution Time = # instructions x CPI x T_C
= (100 \times 10^9)(1)(925 \times 10^{-12} \text{ s})
= 92.5 seconds
```