# CMPE344 Final Project III Report

# Ömer Faruk Deniz, Özdeniz Dolu

2016400003, 2015400009

Computer Engineering Department Boğaziçi University

February 17, 2021

# Contents

|          |      |                                         | Page |
|----------|------|-----------------------------------------|------|
| 1        | Inti | roduction                               | 2    |
|          | 1.1  | Problem Description                     | . 2  |
|          | 1.2  | Our Approach                            |      |
| <b>2</b> | Imp  | plementation and Modules                | 4    |
|          | 2.1  | Input Format                            | . 4  |
|          | 2.2  | Modules                                 | . 4  |
|          |      | 2.2.1 Simulator Class (simulator.py)    | . 4  |
|          |      | 2.2.2 Helper Functions (simulator.py)   |      |
|          |      | 2.2.3 Helper Functions (instruction.py) |      |
|          |      | 2.2.4 main.py                           |      |
|          | 2.3  | Output Format                           |      |
| 3        | Exe  | ecution & Dependencies                  | 15   |
| 4        | San  | nple Simulations & Outputs              | 16   |
|          | 4.1  | EX Hazard Example                       | . 16 |
|          | 4.2  | Load-Use Hazard Example                 |      |
|          | 4.3  | Multiple Hazards Example                |      |
|          | 4.4  | Branching Example                       |      |
|          | 4.5  | MEM Hazard Example                      |      |
|          | 4.6  | Double Data Hazard Example              |      |

# 1 Introduction

# 1.1 Problem Description

In this project, we are expected to create a RISC-V pipelined datapath simulator on a high level programming language. Simulation is expected to implement hazard control and forwarding units as discussed throughout the lectures and in the course textbook. Simulation is also expected to keep data on CPI, total clock cycles, total number of stalls, stalls caused by instructions and prepare an output report on the execution using that data. Figure 1.1 is the diagram for the pipelined datapath structure taken from the course textbook. The simulator is also expected to simulate the instructions and, or, sub, add, beq, sd and ld.

#### GOOGLE DRIVE LINK FOR THE CODE

# 1.2 Our Approach

We have decided to write this simulator in the programming language Python. We aimed create a simulator structure that is strongly correlated with both the data and logical structure of the datapath. Simulator program, via a console argument, takes a plain text file that contains assembly code and some data initialization and fill the code in its virtual memory. Our simulator can run add. sub, and, or, beq, ld and sd instructions. Our simulator has variables for all the registers of RISC-V ISA and also for registers like ID/EX etc. We used the standard data structures of Python such as dictionaries and lists to simulate registers and memory. And to simulate the execution, we have defined methods for each phase of the datapath that are continuously executed one by one until the program counter reaches the end of the code. Those methods (for example a method for simulating the ID phase), during their execution, update the related registers according to their function. During the execution, simulator keeps all the related statistics to create a final report.



Figure 1.1: Pipelined datapath diagram taken from course textbook

# 2 Implementation and Modules

## 2.1 Input Format

Simulator expects a path to a plain text file given as a first argument when running the code(see Chapter 3 for more details on running the simulator). Following segment is an example program.txt file.

```
1 x1=7
2 x2=18
3 m[5]=5
4 —
5 add x5,x1,x5
6 sub x1,x3,x2
7 ld x1,0(x5)
8 beq x1, x3, equal
9 equal:
10 add x6, x7, x8
```

In our input format, lines that come before the — separator line(line 4 in the above segment) are used for initializing the registers and memory of the simulator. This allows us to start the simulation in a more flexible set of states as by default all the memory and the registers are initialized at 0. Line 3 is a format for initializing the memory. (addresses start at 0 and we are assuming double word addressing.)

The lines that come after the — separator line is the assembly code. Simulator can only process the instructions and, or, add, sub, beq, ld and sd. We are checking for excess whitespaces or similar formatting problems but still it is best to comply with the format shown in above segment.

## 2.2 Modules

## 2.2.1 Simulator Class (simulator.py)

#### Constructor

We have created a class for the simulation that keeps all the relevant data in the memory. Following code segment contains its constructor method. As can be seen in the first lines of the constructor method, registers and memory are kept as Python lists of corresponding sizes.

At the lines 24 to 30, one can see the initialization of the registers IF\_ID, ID\_EX, EX\_MEM, MEM\_WB. These registers are kept as Python dictionaries and they are the main channel of

communication between the different stages of the pipelined execution. At every stage, the corresponding methods for that stage change the values that are written in these variables. They are intended to simulate the datapath circuitry in a one to one correspondance with the Figure 1.1

This class also contains many more helper and/or main methods that we have omitted in this section due to inconvenience. They can be fully accessed through the code files.

```
class Simulator:
1
       def __init__(self , program_path):
2
           self.REGISTERS = [0] * 32 \# REGISTER FILE
3
           self.MEMORY = [0] * 1000 \# MEMORY
4
5
           self.PC = 0 \# PROGRAM COUNTER
6
           self.CLOCK = 1 \# CLOCK
7
           self.WORD LEN = 4
           self.FLUSH = False
8
9
           self.FINISHED INSTRUCTION COUNT = 0
10
           init lines, self.INSTRUCTION NAMES, self.INSTRUCTION MEMORY =
11
               get program (program path) # read program
           self.parse inits(init lines) # parse register and memory
12
              init commands
13
           self.NOP INSTRUCTION = get nop instruction() # get nop
14
              instruction which has all fields 0
           self.NOP_CONTROL = get_nop_control() # all fields are 0
15
16
           self.ALL STAGES NOP = True # used to check if all stages are
               having NOP instructions
17
           self.stalls = {} # dictinary that holds instruction name and
18
              their stall counts
           self.STALL OCCURRED = False # flag to check stall occurred in
19
               the current clock
20
21
           self.INSTRUCTIONS_IN_PIPELINE = ['NOP'] * 5 # name of
              instructions in the pipeline, used only for reporting
              purposes
22
           # fields of the stage registers and their initial values for
23
              NOP instructions
           self.IF ID = {"PC": 0, "instruction": self.NOP INSTRUCTION}
24
           self.ID EX = {"PC": 0, "rs1 data": 0, "rs2 data": 0,}
25
               "imm gen offset": 0, "funct for alu control": "0000", "rd
26
                  ": 0.
               "control": self.NOP CONTROL, "rs1": None, "rs2": None}
27
           self.EX MEM = {"PC plus OFFSET": 0, "ALU zero": 0, "
28
              ALU result": 0, "rs1 data": 0, "rd": None,
```

#### run() method

This is the main method that runs the simulation in a loop. Following is the code segment for the definition of this method from simulator.py. As can be seen in the line 6, while loop continues to execute the simulation until the PC reaches to end of the program or all of the stages have a NOP instructions in them. Former condition checks if the simulation is finished with all the instructions and the latter condition makes sure that no instruction is left in anywhere in the pipeline.

In the lines 9 to 13, the simulation is happening as all the stages are run one by one, one after each other. All the stage outputs are in the format of their corresponding registers.

The condition in the line 24 is to make sure the pipeline is flushed if a branching has occurred as if it is the case that branch condition is met, FLUSH variable will be set to True. We haven't implemented a branch prediction unit, therefore we need to flush every time.

```
1
       def run(self):
           print (f"——STATUS AT THE BEGINNING——")
2
3
           print(*self.INSTRUCTIONS IN PIPELINE, sep=' | ')
4
           self.print_status()
           # while PC is valid and not all STAGES are filled with NOPs
5
           while (self.PC < len (self.INSTRUCTION MEMORY) or not self.
6
              ALL STAGES NOP):
               PC running = self.PC
7
               # run each stage separately before updating the stage
8
                   registers
9
                self.run WB()
10
               output for MEM WB = self.run MEM()
               output for EX MEM = self.run EX()
11
               output for ID EX = self.run ID()
12
               output for IF ID = self.run IF()
13
14
15
               # update the stage registers
16
                if not self.STALL OCCURRED:
                    self.IF_ID = output for IF ID
17
                else: # self .IF ID should be preserved if stall is
18
                   occurred and instruction is fetched
                    self.STALL OCCURRED = False
19
                self.ID EX = output for ID EX
20
                self.EX MEM = output for EX MEM
21
22
                self.MEM WB = output for MEM WB
```

```
23
               # fill stage registers with NOP
               if self.FLUSH:
24
25
                    self.PC = self.PC plus OFFSET
                    self.IF ID['instruction'] = self.NOP INSTRUCTION
26
                    self.ID EX['control'] = self.NOP CONTROL
27
                    self.EX MEM['control'] = self.NOP CONTROL
28
29
                    self.FLUSH = False
30
31
32
               print (f"——STATUS AT THE END OF CLOCK = { self.CLOCK
                  }_____")
                print(*self.INSTRUCTIONS IN PIPELINE, sep=' | ', end="")
33
                print (f" is run at PC = {PC running}")
34
35
                self.print status()
36
               #break
37
                self.CLOCK += 1
               # if all registers are full of control values of zero,
38
                  namely NOPs update the flag
                if ((self.IF ID['instruction'] = self.NOP INSTRUCTION
39
                  and self.ID EX['control'] = self.EX MEM['control'])
                  and
                    (self.EX MEM['control'] = self.MEM WB['control'] and
40
                        self.MEM WB['control'] == self.NOP CONTROL)):
                    self.ALL\ STAGES\_NOP = True
41
42
                else:
                    self.ALL STAGES NOP = False
43
           self.CLOCK = 1
44
           self.print final report()
45
```

### run\_IF() method

This is the method that simulates the IF stage. Following is a code segment that contains its definition from the simulator.py file. The method simply fetches a new instruction from the instruction memory if the PC hasn't reached the end of the file. Members of the INSTRUCTION\_MEMORY contains the instructions as dictionaries with field such as rs1, rs2, rd etc. The return value of this function has the same structure as the IF\_ID register as it is going to be used to update that register.

```
new instruction = self.INSTRUCTION MEMORY[self.PC]
7
8
                self.INSTRUCTIONS IN PIPELINE = [self.INSTRUCTION NAMES[
                   self.PC // self.WORD LEN]] + self.
                  INSTRUCTIONS IN PIPELINE [:-1]
9
               PC = self.PC
                self.PC += self.WORD LEN
10
11
               return { 'PC':PC, 'instruction': new_instruction, 'rs1':
                   new instruction ['rs1'], 'rs2': new instruction ['rs2']}
12
           else: # add NOP to the pipeline
13
                if not self.STALL OCCURRED:
                    self.INSTRUCTIONS IN PIPELINE = ['NOP'] + self.
14
                      INSTRUCTIONS IN PIPELINE [:-1]
               return { 'PC': self.PC, 'instruction': self.NOP INSTRUCTION}
15
```

### run ID() method

This is the method that simulates the ID stage. Following is a code segment that contains its definition from the simulator.py file. The method starts by accessing the instruction via the IF\_ID register. It uses some helper functions from the instruction.py file to get the related control values of that instruction. A hazard control unit for load use hazard is also implemented in this method as it can be seen at the line 18 and onward. This hazard can only be solved by adding a stall to the pipeline. The output format of this method has the same structure as ID\_EX register as it is going to be used to update that register.

```
def run ID(self):
1
           # read from stage registers
2
           instruction = self.IF ID['instruction']
3
           PC = self.IF ID['PC']
4
5
6
           # operate
           control = get control values(instruction) # calculate control
7
           imm gen offset = instruction['immed'] # sign extend the
8
              offset
           rs1 = instruction['rs1']
9
10
           rs2 = instruction['rs2']
           rs1 data = self.read_register(rs1)
11
           rs2 data = self.read register(rs2)
12
           \# will be used for setting ALU control in EX
13
           funct for alu control = get funct for alu control(instruction
14
           rd = instruction['rd']
15
16
17
           # check for hazard
           if self.ID EX['control']['MemRead'] and ((self.ID EX['rd'] ==
18
               self.IF ID['instruction']['rs1']) or (self.ID EX['rd'] =
               self.IF ID['instruction', ['rs2']):
```

```
self.STALL OCCURRED = True
19
                self.INSTRUCTIONS IN PIPELINE = [self.
20
                  INSTRUCTIONS IN PIPELINE [0] + ['NOP'] + self.
                  INSTRUCTIONS IN PIPELINE [1:-1]
                stall instruction = self.INSTRUCTIONS IN PIPELINE[2] #
21
                   instruction in the ex stage causes the hazard
22
               # if already defined
                if stall instruction in self.stalls:
23
24
                    self.stalls[stall instruction] += 1
25
                else:
                    self.stalls[stall instruction] = 1
26
27
               \# return the output to be written to ID EX
               return {"PC": 0, "rs1 data": 0, "rs2 data": 0,
28
               "imm_gen_offset": 0, "funct_for_alu_control": "0000", "rd
29
                "control": self.NOP CONTROL, "rs1": None, "rs2": None}
30
31
           else:
               # return the output to be written to ID EX
32
               return {"PC": PC, "rs1 data": rs1 data, "rs2 data":
33
                  rs2 data,
                "imm gen offset": imm gen offset, "funct for alu control"
34
                   : funct for alu control, "rd": rd,
               "control": control, "rs1": rs1, "rs2": rs2}
35
```

### run\_EX() method

This is the method that simulates the EX stage. Following is a code segment that contains its definition from the simulator.py file. The method starts by accessing the relevant data via the ID\_EX register. As can be seen starting from the line 16, method contains a forwarding unit to address EX and MEM hazards. After deciding on the hazard type by logical operations, method updates the corresponding forwarding unit bits. At the line 64 and onward it executes the EX stage by using the values that came from ID\_EX register or forwarded values if there are any. The output format of this method has the same structure as EX\_MEM register as it is going to be used to update that register.

```
def run EX(self):
1
2
           # read from stage registers
3
           control = self.ID EX['control']
           PC = self.ID EX['PC']
4
           rs1 data = self.ID EX['rs1 data']
5
6
           rs2 data = self.ID EX['rs2 data']
7
           imm gen offset = self.ID EX['imm gen offset']
8
           funct for alu control = self.ID EX['funct for alu control']
            rs1 = self.ID EX['rs1']
9
10
           rs2 = self.ID EX[", rs2"]
           rd = self.ID EX['rd']
11
```

```
12
           # operate
13
           # forwarding unit
14
           # EX Hazard: pg 300 in the book
15
           ForwardA = "00"
16
17
           ForwardB = "00"
18
           if (self.EX_MEM['control']['RegWrite'] and (self.EX_MEM['rd']
               != 0) and (self.EX MEM['rd'] = self.ID EX['rs1']):
19
               ForwardA = "10"
20
           if (self.EX MEM['control']['RegWrite'] and (self.EX MEM['rd']
               != 0) and (self.EX MEM['rd'] == self.ID EX['rs2'])):
               ForwardB = "10"
21
22
           # MEM Hazard: pg 301 in the book
23
24
           if (self.MEM_WB['control']['RegWrite'] and (self.MEM_WB['rd']
               != 0) and not(self.EX_MEM['control']['RegWrite']
               and (self.EX MEM['rd'] != 0) and (self.EX MEM['rd'] ==
25
                  self.ID EX['rs1']) and (self.MEM WB['rd'] = self.
                  ID EX['rs1']):
               ForwardA = "01"
26
           if (self.MEM_WB['control']['RegWrite'] and (self.MEM WB['rd']
27
               != 0) and not(self.EX MEM['control']['RegWrite']
               and (self.EX MEM['rd'] != 0) and (self.EX MEM['rd'] ==
28
                  self.ID EX['rs2']) and (self.MEM WB['rd'] = self.
                  ID EX['rs2'])):
               ForwardB = "01"
29
30
           ALU control = get alu control(str(control['ALUOp1'])+str(
31
              control['ALUOp0']), funct_for_alu_control)
           PC plus OFFSET = PC + 2 * imm gen offset \# calculate PC
32
              offset
           ALU result = None
33
34
           param1 = 0
           param2 = 0
35
           if ForwardA == "00":
36
37
               param1 = rs1 data
           elif ForwardA == "10":
38
               rs1 data = self.EX MEM['ALU_result']
39
40
               param1 = rs1 data
           elif ForwardA == "01":
41
               if self.MEM WB['control']['RegWrite']:
42
                   read from memory = self.MEM WB['read from memory']
43
44
                   ALU result = self.MEM WB['ALU result']
                   if self.MEM WB['control']['MemToReg']: # ld: write
45
                      the value at rs2+offset to rs1, else do not write
                      to reg
```

```
param1 = read from memory
46
                    else: # r-type: write the ALU result to rd
47
48
                        param1 = ALU result
49
           if ForwardB == "00":
50
               param2 = rs2 data
51
52
           elif ForwardB == "10":
               rs2 data = self.EX_MEM['ALU_result']
53
54
               param2 = rs2 data
55
            elif ForwardB == "01":
                if self.MEM WB['control']['RegWrite']:
56
                    read from memory = self.MEM WB['read from memory']
57
                    ALU result = self.MEM WB['ALU result']
58
                    if self.MEM WB['control']['MemToReg']: # ld: write
59
                       the value at rs2+offset to rs1, else do not write
                       to reg
60
                        param2 = read from memory
                    else: # r-type: write the ALU result to rd
61
62
                        param2 = ALU result
63
           if control ['ALUSrc'] == 0: # r-format or beg
64
                ALU result = perform ALU operation(ALU control, param1,
65
                  param2)
66
           elif control['ALUSrc'] == 1: # ld, sd
                if control['MemWrite'] == 1: # sd: rs2 data+offset
67
                    ALU result = perform_ALU_operation(ALU_control,
68
                       param2, imm gen offset)
69
                else: # ld: rs1 data+offset
                    ALU result = perform ALU operation(ALU_control,
70
                       param1, imm gen offset)
           ALU zero = ALU result == 0
71
72
73
           # return the output to be written to EX MEM
           return {"PC_plus_OFFSET": PC_plus_OFFSET, "ALU_zero":
74
              ALU zero,
75
                "ALU result": ALU result, "rs1 data": rs1 data, "rd": rd,
                    "control": control}
```

### run MEM() method

This is the method that simulates the MEM stage. Following is a code segment that contains its definition from the simulator.py file. The method starts by accessing the relevant data via the EX\_MEM register. It then proceeds to execute the MEM stage by checking if the instruction is a branch with branch condition met, sd with MemWrite set or ld with MemRead set. It creates a flush in the case of branch condition met and otherwise, it executes the corresponding memory operations and creates an output. The output format of this method has the same structure as

MEM WB register as it is going to be used to update that register.

```
def run MEM(self):
1
2
           # read from stage registers
           control = self.EX MEM['control'] # read control from previous
3
               stage
           PC plus OFFSET = self.EX MEM['PC plus OFFSET']
4
           ALU zero = self.EX MEM['ALU zero']
5
           ALU result = self.EX MEM['ALU result']
6
7
           rs1 data = self.EX MEM['rs1 data']
8
           rd = self.EX MEM['rd']
9
10
           # operate
           if control['Branch'] and ALU zero: # if a branch instruction
11
              and rs1 data-rs2 data = 0
12
                self.PC plus OFFSET = PC plus OFFSET
               # flush instructions in the IF, ID, EX when MEM is
13
                  executing
                self.FLUSH = True
14
                self.INSTRUCTIONS IN PIPELINE = ['NOP', 'NOP'] + self.
15
                  INSTRUCTIONS IN PIPELINE [2:]
                stall instruction = self.INSTRUCTIONS IN PIPELINE[2]
16
                if stall instruction in self.stalls:
17
                    self.stalls[stall instruction] += 3 # since
18
                                                                   flush
                       adds two stalls to the pipeline
19
                else:
20
                    self.stalls[stall instruction] = 3
           if control ['MemWrite']: # sd, will write to memory
21
22
                self.MEMORY[ALU result] = rs1 data
23
24
           read from memory = None
           if control['MemRead']: # ld, will write to register file
25
26
               read from memory = self.MEMORY[ALU result]
27
28
           # return the output to be written to MEM WB
           return {"read from memory": read from memory, "ALU result":
29
              ALU result, "rd": rd, "control": control}
```

### run\_WB() method

This is the method that simulates the WB stage. Following is a code segment that contains its definition from the simulator.py file. The method starts by accessing the relevant data via the MEM\_WB register. It then proceeds to execute WB stage by checking the values of RegWrite and MemToReg values to decide if the instruction is ld or an R-type instruction and writes to corresponding registers accordingly.

```
def run WB(self):
1
2
           # read from stage registers
            control = self.MEM WB['control'] # read control from previous
3
           read from memory = self.MEM WB['read from memory']
4
           ALU result = self.MEM WB['ALU result']
5
6
           rd = self.MEM.WB['rd']
7
           # operate
8
            if control['RegWrite']:
                if control ['MemToReg']: # ld: write the value at rs2+
9
                   offset to rs1, else do not write to reg
10
                    self.write to register (rd, read from memory)
                else: # r-type: write the ALU result to rd
11
12
                    self.write to register (rd, ALU result)
            if control != self.NOP CONTROL:
13
14
                self.FINISHED INSTRUCTION COUNT += 1
```

### 2.2.2 Helper Functions (simulator.py)

Simulator class contains many helper functions that are related to memory and register operations, stage executions and output printing. We omitted the code segments because they are long and redundant in many cases. Following is a list of helper functions in this file, briefly explained.

- parse\_inits(self, init\_lines): This method parses and executes the register and memory initialization lines of the input program file.
- write\_to\_register(self, index, value): This method writes the value to the register given as index, unless it is the register x0.
- read\_register(self, index): This method reads and returns the value of the given register.
- print\_status(self): This method prints the current values of registers and memory to the console but it omits the values that are equal to 0 for convenience.
- print\_final\_report(self): This method prints the final report on the simulation of the program. It is intended to be used when the execution is finished. It prints the values total number of clock cycles, CPI, total number of stalls, number of stalls caused by specific instructions.

## 2.2.3 Helper Functions (instruction.py)

This module contains many helper functions that are related to instructions, control values, ALU operations, parsing from the input program etc. We omitted the code segments because they are long and redundant in many cases. Following is a list of helper functions in this file, briefly explained.

- get\_program(program\_path): This method parses the input program file and processes the instruction lines. Restructures all the instructions as an ordered list of dictionaries that contain fields such as rs1, rd, funct7 etc. Returns a list of those restructured instructions.
- perform\_ALU\_operation(ALU\_Control, param1, param2): This method takes a binary string ALU\_Control and decides on which operation to execute on parameters, Essentially simulates an ALU unit.
- get\_alu\_control(ALU\_op, funct\_for\_alu\_control): This method returns the ALU\_Control binary string used by ALU unit by calculating it using its parameters.
- get\_nop\_instruction(): This method returns structured fields corresponding to a NOP instruction.
- get\_control\_values(instruction): This method returns a dictionary containing control values using the given instruction's opcode field.

### 2.2.4 main.py

This module is the runner program for the simulator. It processes the arguments given to the program and initializes the simulator accordingly.

# 2.3 Output Format

The simulator prints all its output to the console as formatted text. It can be printed into a file using terminal specific commands. The program outputs information about the status of the pipeline on every clock cycle and creates a final report containing statistics at the end of the execution. See Section 4 for sample executions and outputs.

# 3 Execution & Dependencies

This simulator is tested and run on Windows 10 and Mac operating systems using Python 3.7. There are no other packages used other than those that come with Python 3 installation. Running the following terminal command on a folder that contains the code files and also a sample input program(described in Section 2.1) should be suffice to start the simulation.

python3 main.py program.txt

# 4 Sample Simulations & Outputs

In this section, we investigate the simulator outputs on a number of different input programs.

# 4.1 EX Hazard Example

As we can see in output, no stalls have been introduced in dealing with this hazard as it is dealt by the forwarding unit. Total number of cycles is 6 as intended since the first instruction runs for 5 cycles and the second instruction tailing it add 1 more cycle to it. We see that final value for x2 is -6 and x19 is 3 which is correct. This example is taken from Chapter 4 Part 1 Slide 39.

Input program:

```
1 x1=3

2 x3=9

3 ——

4 add x19, x0, x1

5 sub x2, x19, x3
```

```
-STATUS AT THE BEGINNING
2 NOP | NOP | NOP | NOP | NOP
  x1: 3 x3: 9
  ——STATUS AT THE END OF CLOCK = 1—
  add x19, x0, x1 | NOP | NOP | NOP | NOP is run at PC = 0
6 x1: 3 x3: 9
      --STATUS AT THE END OF CLOCK = 2-
  sub x2, x19, x3 | add x19, x0, x1 | NOP | NOP | NOP is run at PC = 4
9 x1: 3 x3: 9
10 ——STATUS AT THE END OF CLOCK = 3—
11 NOP | sub x2, x19, x3 | add x19, x0, x1 | NOP | NOP is run at PC = 8
12 x1: 3 x3: 9
      -STATUS AT THE END OF CLOCK = 4-
            | sub x2, x19, x3 | add x19, x0, x1 | NOP is run at PC = 8
14 NOP | NOP
  x1: 3 x3: 9
      -STATUS AT THE END OF CLOCK = 5-
17 NOP | NOP | NOP | sub x^2, x^{19}, x^3 | add x^{19}, x^0, x^1 is run at PC = 8
  x1: 3 x3: 9 x19: 3
19 ——STATUS AT THE END OF CLOCK = 6-
```

```
20 NOP | NOP | NOP | NOP | sub x2, x19, x3 is run at PC = 8
21 x1: 3 x2: -6 x3: 9 x19: 3
22
23 ——FINAL REPORT——
24 Total # of Clock Cycles: 6
25 Cycles per Instruction(CPI): 3
26 No stall occurred.
```

# 4.2 Load-Use Hazard Example

As we can see in the output, a stall has been inserted at the ID stage of load instruction as a load-use hazard has been detected in the run\_ID() method. This additional stall has increased the total number of cycles to 7 which makes the CPI 3.5. As we can see the final values of the x1 and x4, the instructions has been executed correctly as the results are as expected from the program. This example is taken from Chapter 4 Part 1 Slide 41.

Input program:

```
1 x2=1

2 m[1]=10

3 x5=4

4 ——

5 ld x1,0(x2)

6 sub x4,x1,x5
```

```
—STATUS AT THE BEGINNING
  NOP | NOP | NOP | NOP | NOP
  x2: 1 x5: 4 m[1]: 10
  -----STATUS AT THE END OF CLOCK = 1-
  1d x1,0(x2) | NOP | NOP | NOP | NOP is run at PC = 0
  x2: 1 x5: 4 m[1]: 10
7 ——STATUS AT THE END OF CLOCK = 2-
8 sub x4,x1,x5 | ld x1,0(x2) | NOP | NOP | NOP is run at PC = 4
  x2: 1 x5: 4 m|1|: 10
    ----STATUS AT THE END OF CLOCK = 3-
11 sub x4, x1, x5 | NOP | 1d x1, 0(x2) | NOP | NOP is run at PC = 8
12 	ext{ x2: } 1 	ext{ x5: } 4 	ext{ m[1]: } 10
13 ——STATUS AT THE END OF CLOCK = 4-
14 NOP | sub x4, x1, x5 | NOP | 1d x1,0(x2) | NOP is run at PC = 8
15 x2: 1 x5: 4 m[1]: 10
16 ——STATUS AT THE END OF CLOCK = 5-
```

```
17 NOP | NOP | sub x4, x1, x5 | NOP | ld x1, 0(x2) is run at PC = 8
   x1: 10 x2: 1 x5: 4 m[1]: 10
       -STATUS AT THE END OF CLOCK = 6-
20 NOP | NOP | NOP | sub x4, x1, x5 | NOP is run at PC = 8
   x1: 10 \ x2: 1 \ x5: 4 \ m[1]: 10
       -STATUS AT THE END OF CLOCK = 7-
23 NOP | NOP | NOP | NOP | sub x4, x1, x5 is run at PC = 8
   x1: 10 \ x2: 1 \ x4: 6 \ x5: 4 \ m[1]: 10
25
26
   ---FINAL REPORT-
27
   Total # of Clock Cycles: 7
   Cycles per Instruction (CPI): 3.5
28
   Total # of Stalls: 1
29
  Instructions and # of Stalls Caused:
30
31 \longrightarrow 1d x1, 0(x2): 1
```

# 4.3 Multiple Hazards Example

We see that in this input program there are multiple hazards. At lines 7 and 8 of the input program there is a load-use hazard, at lines 10 and 11 of the program there is another load-use hazard, at lines 8 and 9 there is an EX hazard and at lines 11 and 12 there is an EX hazard. Since EX hazards are dealt by the forwarding unit, no stalls have been introduced by them. We see that the two load-use hazards are dealt by introducing 2 different stalls. We see that the code correctly identified those stalls are resulted by the ld instructions and reported it. Looking at the final values of the registers and the memory, we see that all of the instructions have been executed correctly and the values are as expected from the program. This example is taken from Chapter 4 Part 1 Slide 42.

Input program:

```
1 ——STATUS AT THE BEGINNING—
2 NOP | NOP | NOP | NOP | NOP
3 \times 4: 9 \times [0]: 2 \times [8]: 3 \times [16]: 23
4 ——STATUS AT THE END OF CLOCK = 1—
5 ld x1, 0(x0) | NOP | NOP | NOP | NOP is run at PC = 0
6 x4: 9 m[0]: 2 m[8]: 3 m[16]: 23
7 ——STATUS AT THE END OF CLOCK = 2—
8 ld x2, 8(x0) | ld x1, 0(x0) | NOP | NOP | NOP is run at PC = 4
9 x4: 9 m[0]: 2 m[8]: 3 m[16]: 23
10 ——STATUS AT THE END OF CLOCK = 3—
11 add x3, x1, x2 | 1d x2, 8(x0) | 1d x1, 0(x0) | NOP | NOP is run at PC
      = 8
12 x4: 9 m[0]: 2 m[8]: 3 m[16]: 23
13 ——STATUS AT THE END OF CLOCK = 4—
14 add x3, x1, x2 | NOP | ld x2, 8(x0) | ld x1, 0(x0) | NOP is run at PC
      = 12
15 x4: 9 m[0]: 2 m[8]: 3 m[16]: 23
16 ——STATUS AT THE END OF CLOCK = 5—
17 sd x3, 24(x0) | add x3, x1, x2 | NOP | 1d x2, 8(x0) | 1d x1, 0(x0) is
       run at PC = 12
18 x1: 2 x4: 9 m[0]: 2 m[8]: 3 m[16]: 23
19 ——STATUS AT THE END OF CLOCK = 6—
20 ld x4, 16(x0) | sd x3, 24(x0) | add x3, x1, x2 | NOP | ld x2, 8(x0)
      is run at PC = 16
21 x1: 2 x2: 3 x4: 9 m[0]: 2 m[8]: 3 m[16]: 23
22 ——STATUS AT THE END OF CLOCK = 7—
23 add x5, x1, x4 | 1d x4, 16(x0) | sd x3, 24(x0) | add x3, x1, x2 | NOP
       is run at PC = 20
24 x1: 2 x2: 3 x4: 9 m[0]: 2 m[8]: 3 m[16]: 23
25 ——STATUS AT THE END OF CLOCK = 8—
26 add x5, x1, x4 | NOP | 1d x4, 16(x0) | sd x3, 24(x0) | add x3, x1, x2
       is run at PC = 24
27 	ext{ x1: } 2 	ext{ x2: } 3 	ext{ x3: } 5 	ext{ x4: } 9 	ext{ m}[0]: 2 	ext{ m}[8]: 3 	ext{ m}[16]: 23 	ext{ m}[24]: 5
28 ——STATUS AT THE END OF CLOCK = 9—
29 sd x5, 32(x0) | add x5, x1, x4 | NOP | ld x4, 16(x0) | sd x3, 24(x0)
      is run at PC = 24
30 x1: 2 x2: 3 x3: 5 x4: 9 m[0]: 2 m[8]: 3 m[16]: 23 m[24]: 5
31 ——STATUS AT THE END OF CLOCK = 10—
32 NOP | sd x5, 32(x0) | add x5, x1, x4 | NOP | ld x4, 16(x0) is run at
     PC = 28
33 x1: 2 x2: 3 x3: 5 x4: 23 m[0]: 2 m[8]: 3 m[16]: 23 m[24]: 5
34 ——STATUS AT THE END OF CLOCK = 11——
35 NOP | NOP | sd x5, 32(x0) | add x5, x1, x4 | NOP is run at PC = 28
36 x1: 2 x2: 3 x3: 5 x4: 23 m[0]: 2 m[8]: 3 m[16]: 23 m[24]: 5
37 ——STATUS AT THE END OF CLOCK = 12–
```

```
38 NOP | NOP | NOP | sd x5, 32(x0) | add x5, x1, x4 is run at PC = 28
  x1: 2 x2: 3 x3: 5 x4: 23 x5: 25 m[0]: 2 m[8]: 3 m[16]: 23 m[24]: 5 m
      [32]: 25
        -STATUS AT THE END OF CLOCK = 13-
40
41 NOP | NOP | NOP | NOP | sd x5, 32(x0) is run at PC = 28
  x1: 2 x2: 3 x3: 5 x4: 23 x5: 25 m[0]: 2 m[8]: 3 m[16]: 23 m[24]: 5 m
      [32]: 25
43
44
     ---FINAL REPORT-
   Total # of Clock Cycles: 13
  Cycles per Instruction (CPI): 1.8571428571428572
46
  Total # of Stalls: 2
47
  Instructions and # of Stalls Caused:
48
49 \longrightarrow 1d \times 2, 8(\times 0): 1
50 \longrightarrow 1d \times 4, 16(\times 0): 1
```

# 4.4 Branching Example

In this example we see a simple branching code. During execution of the first 2 instructions, we see that simulator detects that the branching condition is met at EX stage and therefore it flushes the remaining 3 instructions in the pipeline and jumps to the label lab1. This of course introduces new cycles due to the flushed stages, and as we see 3 stalls are counted at the end due to the flush. In the end we see that the execution is completed in 10 cycles. Since only 3 instructions are executed in total, the CPI value 3.33 is correct. Looking at the final values of the registers, we see that all of the values are correct and as expected from the code.

Input program:

```
1
  x1 = 7
 2
   x2 = 3
 3
  x3=4
 4
 5
   add x6, x2, x2
 6 beq x1, x1, lab1
 7 add x7, x3, x3
  add x10, x3, x3
9 lab2:
10 add x5, x1, x1
   lab1:
11
12 add x11, x1, x1
```

```
1 ——STATUS AT THE BEGINNING
  2 NOP | NOP | NOP | NOP | NOP
  3 \times 1: 7 \times 2: 3 \times 3: 4
  4 ——STATUS AT THE END OF CLOCK = 1—
  5 add x6, x2, x2 | NOP | NOP | NOP | NOP is run at PC = 0
  6 x1: 7 x2: 3 x3: 4
  7 ——STATUS AT THE END OF CLOCK = 2—
 8 beg x1,x1,lab1 | add x6,x2,x2 | NOP | NOP | NOP is run at PC = 4
 9 	 x1: 7 	 x2: 3 	 x3: 4
10 ——STATUS AT THE END OF CLOCK = 3—
11 add x7, x3, x3 | beq x1, x1, lab1 | add x6, x2, x2 | NOP | NOP is run at PC
               = 8
12 x1: 7 x2: 3 x3: 4
13 ——STATUS AT THE END OF CLOCK = 4——
14 add x10, x3, x3 | add x7, x3, x3 | beq x1, x1, lab1 | add x6, x2, x2 | NOP is
                run at PC = 12
15 	ext{ } 	
16 ——STATUS AT THE END OF CLOCK = 5—
17 NOP | NOP | NOP | beq x1,x1,lab1 | add x6,x2,x2 is run at PC = 16
18 x1: 7 x2: 3 x3: 4 x6: 6
19 ——STATUS AT THE END OF CLOCK = 6——
20 add x11,x1,x1 | NOP | NOP | NOP | beq x1,x1,lab1 is run at PC = 20
21 x1: 7 x2: 3 x3: 4 x6: 6
22 ——STATUS AT THE END OF CLOCK = 7—
23 NOP | add x11,x1,x1 | NOP | NOP | NOP is run at PC = 24
24 x1: 7 x2: 3 x3: 4 x6: 6
25 ——STATUS AT THE END OF CLOCK = 8—
26 NOP | NOP | add x11, x1, x1 | NOP | NOP is run at PC = 24
27 x1: 7 x2: 3 x3: 4 x6: 6
28 ——STATUS AT THE END OF CLOCK = 9——
29 NOP | NOP | NOP | add x11, x1, x1 | NOP is run at PC = 24
30 	ext{ x1: } 7 	ext{ x2: } 3 	ext{ x3: } 4 	ext{ x6: } 6
31 ——STATUS AT THE END OF CLOCK = 10—
32 NOP | NOP | NOP | NOP | add x11, x1, x1 is run at PC = 24
33 x1: 7 x2: 3 x3: 4 x6: 6 x11: 14
34
35 ——FINAL REPORT——
36 Total # of Clock Cycles: 10
37 Cycles per Instruction (CPI): 3.33333333333333333
38 Total # of Stalls: 3
39 Instructions and # of Stalls Caused:
40 \longrightarrow \text{beq } x1, x1, \text{lab1}: 3
```

## 4.5 MEM Hazard Example

This is a MEM hazard example. Since the forwarding unit is dealing with the MEM hazard, we see that no stalls are introduced. Therefore, the execution ends in 7 cycles as expected. We see that the final values of the registers are as expected from the correct execution. Which means that the forwarding unit has done its job properly.

Input program:

```
1 x2=3

2 m[3]=7

3 x4=5

4 ——

5 1d x1, 0(x2)

6 add x3, x2, x2

7 add x4, x1, x4
```

```
----STATUS AT THE BEGINNING
2 NOP | NOP | NOP | NOP | NOP
  x2: 3 x4: 5 m[3]: 7
       	ext{	iny STATUS} AT THE END OF CLOCK = 1
5 ld x1, 0(x2) | NOP | NOP | NOP | NOP is run at PC = 0
6 	ext{ x2: } 3 	ext{ x4: } 5 	ext{ m[3]: } 7
     \longrightarrowSTATUS AT THE END OF CLOCK = 2
8 add x3, x2, x2 | 1d x1, 0(x2) | NOP | NOP | NOP is run at PC = 4
9 \times 2: 3 \times 4: 5 \text{ m}[3]: 7
10 ——STATUS AT THE END OF CLOCK = 3—
11 add x4, x1, x4 | add x3, x2, x2 | ld x1, 0(x2) | NOP | NOP is run at PC
       = 8
12 	ext{ x2: } 3 	ext{ x4: } 5 	ext{ m}[3]: 7
13 ——STATUS AT THE END OF CLOCK = 4—
14 NOP | add x4, x1, x4 | add x3, x2, x2 | ld x1, 0(x2) | NOP is run at PC
       = 12
15 x2: 3 x4: 5 m[3]: 7
16 ——STATUS AT THE END OF CLOCK = 5—
17 NOP | NOP | add x4, x1, x4 | add x3, x2, x2 | ld x1, 0(x2) is run at PC
       = 12
18 x1: 7 x2: 3 x4: 5 m[3]: 7
19 ——STATUS AT THE END OF CLOCK = 6——
20 NOP | NOP | NOP | add x4, x1, x4 | add x3, x2, x2 is run at PC = 12
21 x1: 7 x2: 3 x3: 6 x4: 5 m[3]: 7
       -STATUS AT THE END OF CLOCK = 7-
23 NOP | NOP | NOP | NOP | add x4, x1, x4 is run at PC = 12
```

# 4.6 Double Data Hazard Example

This is a double data hazard example. There is a MEM hazard between lines 5 and 7 and there is an EX hazard between the lines 6 and 7. Correct forwarding action is to give priority to the EX hazard and forward the ALU result from the line 6 to the line 7. We see in the output that indeed, forwarding unit of our simulator is correctly forwarding as the final values of the registers are correct and as expected. This example is taken from the Chapter 4 Part 2 Slide 30.

#### Input program:

```
1 x2=2

2 x3=3

3 x4=4

4 ——

5 add x1,x1,x2

6 add x1,x1,x3

7 add x1,x1,x4
```

```
—STATUS AT THE BEGINNING
  NOP | NOP | NOP | NOP | NOP
  x2: 2 x3: 3 x4: 4
  ——STATUS AT THE END OF CLOCK = 1—
  add x1,x1,x2 | NOP | NOP | NOP is run at PC = 0
  x2: 2 x3: 3 x4: 4
  -----STATUS AT THE END OF CLOCK = 2-
8 add x1,x1,x3 | add x1,x1,x2 | NOP | NOP | NOP is run at PC = 4
  x2: 2 x3: 3 x4: 4
    ----STATUS AT THE END OF CLOCK = 3-
  add x1, x1, x4 | add x1, x1, x3 | add x1, x1, x2 | NOP | NOP is run at PC =
      8
  x2: 2 x3: 3 x4: 4
12
  ----STATUS AT THE END OF CLOCK = 4-
14 NOP | add x1,x1,x4 | add x1,x1,x3 | add x1,x1,x2 | NOP is run at PC =
       12
```

```
15 x2: 2 x3: 3 x4: 4
16 ——STATUS AT THE END OF CLOCK = 5—
17 NOP | NOP | add x1,x1,x4 | add x1,x1,x3 | add x1,x1,x2 is run at PC =
      12
18 x1: 2 x2: 2 x3: 3 x4: 4
19 ——STATUS AT THE END OF CLOCK = 6—
20 NOP | NOP | NOP | add x1, x1, x4 | add x1, x1, x3 is run at PC = 12
21 x1: 5 x2: 2 x3: 3 x4: 4
22 ——STATUS AT THE END OF CLOCK = 7—
23 NOP | NOP | NOP | NOP | add x1, x1, x4 is run at PC = 12
24 x1: 9 x2: 2 x3: 3 x4: 4
25
26 ——FINAL REPORT——
27 Total # of Clock Cycles: 7
28 Cycles per Instruction (CPI): 2.33333333333333333
29 No stall occurred.
```