# RISC ARCHITECTURE BASED 8 BITS COMPUTER DESIGN AND IMPLEMENTATION ON FPGA USING VHDL



#### Ömer KARSLIOĞLU

Electrical & Electronics Engineering Student

#### What Is The Aim?

to design a computer for low power and low cost application and to implement on a FPGA

Based on 8 bit registers

RISC ISA - 16 bit instruction - (37 Instructions)

R-I-S-B-J Type Instruction Types



L1 Data Cache & Program Memory (ROM)

Customized ALU

Harward Architecture

2 Channel 2 Modes Timer x2

Interrupt Controller Unit





# Usage Areas of This Computer System

Basic industrial application

Basic communication system

Sensor control

Low cost control system

• • •



## Design Flow





### Instruction Structure



### The Computer Design



Program Memory (ROM Type)

Data Memory (RAM Type)

Output Ports

Memory

TIM1

TIM2

ICU

The computer is occured basically from CPU, Memory System and peripherals.

CPU has two main part:

- a) Control Unit: Manages everything in the computer architecture.
- b) Datapath: It processes instructions with fetch-decode-execution steps.

Datapath occured from three main parts:

Registers-ALU-BUS Structure



Memory System occured from three main part:

- a) Program Memory (ROM Type)
- b) L1 Data Cache (RAM Type)
- c) Output Ports



#### memory.vhd port\_in\_xx\_ 16x8 bit data\_out Mux 8 bit address address-8 bit data\_out data in program\_memory.vhd clock 8 bit 128 bytes ROM write address data in data out write clock data memory.vhd 96 bytes RAM address 16x8 bit data in **Output Ports** port out xx write clock port\_out\_xx Clock 16x8 bit reset 16 Output Ports Reset

### Interrupt Controller Unit

**Memory** 

ICU controls the all interrupt conditions.

It is directly connected to Control Unit.

ICU can provides external and software interrupt.

**Peripherals** 





**Interrupt Control Register-1** 

**Interrupt Control Register-2** 

**Interrupt Control Register-3** 

**Interrupt Unit Output Register** 

**Peripheral** Interrupt Tick **Signals** 

I/O Port **Signals** 

Port Int. **Detectors** 

Interrupt **Control Anlyzer** Circuit



**CPU** 



### TIMER Module Design

Control Register1

Control Register2

Auto Reload Register

> Prescaler Register

Timer Out Register (ro)



There are two channels in one timer module.

There are two modes:

a) Normal/Counter Mode

b) PWM Generation Mode

Also it has interrupt property.

IC\_PortB\_Signal\_i[7:0]
IC\_Reset\_i

interrupt\_control\_reg1\_i[7:0]

interrupt\_control\_reg2\_i[7:0]

IC\_Signal\_i[7:0]

IC\_Flag\_o IC\_Signal\_o[7:0]

interrupt\_controller\_unit

cpu\_module

from\_memory[7:0]



#### Schematic

← | → | ⊕ | Q | 💥 | № | ⊕ | ⊕ | + | − | C | 5 Cells 38 I/O Ports 202 Nets

port\_in\_00[7:0] D

### The Result





The system clock freq. set to 8 MHz (125ns period) with clock wizard.

#### Intra-Clock Paths - sys\_clk

#### Statistics

| Туре        | Worst Slack | Total Violation |
|-------------|-------------|-----------------|
| Setup       | 114,897 ns  | 0,000 ns        |
| Hold        | 0,137 ns    | 0,000 ns        |
| Pulse Width | 62,000 ns   | 0,000 ns        |

The critical path is about the memory system and takes time nearly 10.103ns.



So store instructions may take more time than other instructions.



| Name              | Constraints |
|-------------------|-------------|
| ✓   ✓ synth_1     | constrs_1   |
| ⊳ impl_1          | constrs_1   |
| synth_2 (active)  | constrs_1   |
| ✓ impl_2 (active) | constrs_1   |

| LUT | FF  |
|-----|-----|
| 806 | 261 |
|     |     |
| 730 | 335 |
| 720 | 337 |

### The Demonstration





#### A RISC ARCHITECTURE BASED 8 BITS COMPUTER DESIGN AND IMPLEMENTATION ON FPGA USING VHDL

# Thanks for listening ....

Ömer KARSLIOĞLU

June, 2022

ANKARA YILDIRIM BEYAZIT UNIVERSITY - FACULTY OF ENGINEERING AND NATURAL SCIENCES
DEPARTMENT OF ELECTRICAL & ELECTRONICS ENGINEERING