Digital Design 2 Project 1
Report
Group 4
CloudX

Abdelhakim Badawy 900171087 Omer Moussa 900171920 Yahya Abbas 900171786

18th, April, 2020

# Contents

| 1 | Introduct |                                                                                 | 3               |
|---|-----------|---------------------------------------------------------------------------------|-----------------|
|   | 1.1 Proje | Description                                                                     | 3               |
|   | 1.2 Meth  | dology                                                                          | 3               |
|   | 1.2.1     | Area Waste Minimization, Folding Mechanism, and Calculating the Minimum Heights | 3               |
|   | 1.2.2     | Electronic Behavior simulation and data representation                          | 4               |
|   | 1.2.3     | Overview of the Following Chapters and Calculating Transition Times             | 4               |
|   | 1.2.0     | Overview of the ronowing chapters and Calculating Transition Times              | 7               |
| 2 | Inverter  |                                                                                 | 6               |
| _ | 2.1 Scher | atics                                                                           | 6               |
|   |           |                                                                                 | -               |
|   | 2.1.1     | Size 1                                                                          | 6               |
|   | 2.1.2     | Size 2                                                                          | 6               |
|   | 2.1.3     | Size 4                                                                          | 7               |
|   |           | Diagrams                                                                        | 7               |
|   | 2.3 Layou | S                                                                               | 7               |
|   | 2.4 Data  | follection                                                                      | 8               |
|   | 2.4.1     | Size 1                                                                          | 8               |
|   | 2.4.2     | Size 2 and 4                                                                    | ç               |
|   |           |                                                                                 |                 |
| 3 | Three In  | ıt NAND                                                                         | 11              |
| • |           | atics                                                                           | 11              |
|   | 3.1.1     | Size 1                                                                          |                 |
|   | 3.1.2     | Size 2                                                                          |                 |
|   | J.1.2     |                                                                                 |                 |
|   | 3.1.3     | Size 4                                                                          |                 |
|   |           | Diagrams                                                                        |                 |
|   | ·         | S                                                                               |                 |
|   | 3.4 Data  | follection                                                                      | 13              |
|   | 3.4.1     | Size 1                                                                          | 13              |
|   | 3.4.2     | Size 2 and 4                                                                    | 14              |
|   |           |                                                                                 |                 |
| 4 | Three Inj |                                                                                 | 16              |
|   | 4.1 Scher | atics                                                                           | 16              |
|   | 4.1.1     | Size 1                                                                          | 16              |
|   | 4.1.2     | Size 2                                                                          | 16              |
|   | 4.1.3     | Size 4                                                                          | 17              |
|   | _         | Diagrams                                                                        | 17              |
|   |           | S                                                                               | $\frac{17}{17}$ |
|   | ·         |                                                                                 | 18              |
|   |           | follection                                                                      |                 |
|   | 4.4.1     | Size 1                                                                          |                 |
|   | 4.4.2     | Size 2 and 4                                                                    | 19              |
| _ | ~ .       |                                                                                 |                 |
| 5 | Complex   |                                                                                 | 21              |
|   | 5.1 Scher | atics                                                                           | 21              |
|   | 5.1.1     | Size 1                                                                          | 21              |
|   | 5.1.2     | Size 2                                                                          | 21              |
|   | 5.1.3     | Size 4                                                                          | 22              |
|   | 5.2 Stick | Diagrams                                                                        | 22              |
|   |           | S                                                                               |                 |
|   | •         | follection                                                                      |                 |
|   | -         | Size 1                                                                          | 20              |

|   |      | 5.4.2 Sizes 2 and 4 |
|---|------|---------------------|
| 6 | Tris | state Inverter      |
|   | 6.1  | Schematics          |
|   |      | 6.1.1 Size 1        |
|   |      | 6.1.2 Size 2        |
|   |      | 6.1.3 Size 4        |
|   |      | Stick Diagrams      |
|   |      | Layouts             |
|   | 6.4  | Data Collection     |
|   |      | 6.4.1 Size 1        |
|   |      | 6.4.2 Sizes 2 and 4 |

# Introduction

### 1.1 Project Description

This project is an implementation of a standard cell library that has the following low-level electronic logic functions: inverter, tristate inverter, 3 input NAND, 3 input NOR and  $f = \overline{x.y + w.z}$ . Each of these gates is implemented in 3 sizes: 1, 2 and 4. All the gates are simulated for all sizes and transistor widths are tuned to approach approximately 1:1 ratio for rise and fall delay times. All designs and implementations in this project follow standard cell design rules found in the scmos18 file attached with the project, so the minimum width used through out the project is  $W_{min} = 4\lambda$ . All developed Schematics and Layouts were DRC and LVS checked. The widths of the layouts are all multiples of  $4\lambda$ . Folding mechanism was used to minimize area waste. All cells at all sizes are tuned and folded. The software used in designing schematics and layouts is Electric VLSI. LTSpice is used to simulate electronic behavior of all the netlists and cell layouts in this project. A python script was developed to process the simulation results and compute the best fit plane for the curves. In this report, the methodology is discussed as well as the specifics of the design and implementation of each cell. Electronic behavior and data results is recorded and discussed in details.

### 1.2 Methodology

# 1.2.1 Area Waste Minimization, Folding Mechanism, and Calculating the Minimum Heights

To minimize cell height, transistor folding technique was used. nique is based on splitting wide transistors into smaller ones and thus decreasing cell height. This allows minimizing unused areas in cell layouts when designing a standard cell library, as it decreases the differ-The concept of folding is dividing a tranences between cell heights. sistor into smaller transistors whose widths add up to the width of the original transistors. After this, the drains of those smaller transistors would be shortened together to function as a single drain, same with sources and gates. The gate signal will be shared among resulting smaller transistors. This network of smaller is then placed in the original circuit with the shortened drain connected in place of the original transistor's drain and the shortened source connected in place of original transistor's source. Consider a transistor of width  $18\lambda$ . It can be split into 3 transistors each of width  $6\lambda$ . One of the nodes a, b will be chosen as a source and the other will be drain.



Figure 1.1: optimized splitup network for an  $18\lambda$  width transistor.

Optimizing folding process is based on minimizing the maximum width of transistor. a transistor in the folded network. The technique was applied on all cells and sizes. Layout heights were compared before tuning, after tuning and after folding tuned transistors. Moreover, maximum width of a transistor is calculated before tuning, after tuning and after folding tuned transistors. Figures 1.2 and 1.3 show the cell heights and transistor maximum widths respectively. Observing the data shows that the maximum cell height after tuning and folding will be that of 3 input NAND gate at size 2. Its height is  $63\lambda$ . Therefore, any cell whose height is less than  $63\lambda$ , will be extended to  $63\lambda$ .

| Cell      | Size | Max width<br>of NMOS<br>before<br>tuning | Max width<br>of PMOS<br>before<br>tuning | Max width<br>of NMOS<br>after tuning | Max width<br>of PMOS<br>after tuning | Max width of NMOS after tuning and folding | Max width of PMOS after tuning and folding |
|-----------|------|------------------------------------------|------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------------|--------------------------------------------|
| Inverter  | 1    | 5                                        | 12                                       | 4                                    | 10                                   | 4                                          | 10                                         |
|           | 2    | 10                                       | 24                                       | 10                                   | 24                                   | 5                                          | 12                                         |
|           | 4    | 20                                       | 48                                       | 20                                   | 47                                   | 5                                          | 12                                         |
| 3x1 NAND  | 1    | 15                                       | 12                                       | 14                                   | 15                                   | 7                                          | 15                                         |
|           | 2    | 30                                       | 24                                       | 29                                   | 34                                   | 6                                          | 17                                         |
|           | 4    | 60                                       | 48                                       | 46                                   | 55                                   | 6                                          | 14                                         |
| 3x1 NOR   | 1    | 5                                        | 36                                       | 5                                    | 36                                   | 5                                          | 12                                         |
|           | 2    | 10                                       | 72                                       | 10                                   | 72                                   | 5                                          | 12                                         |
|           | 4    | 20                                       | 144                                      | 22                                   | 142                                  | 6                                          | 17                                         |
| Complex f | 1    | 10                                       | 24                                       | 13                                   | 24                                   | 7                                          | 12                                         |
|           | 2    | 20                                       | 48                                       | 26                                   | 48                                   | 6                                          | 12                                         |
|           | 4    | 40                                       | 96                                       | 52                                   | 96                                   | 6                                          | 12                                         |
| Tristate  | 1    | 10                                       | 24                                       | 10                                   | 28                                   | 5                                          | 12                                         |
| inverter  | 2    | 20                                       | 48                                       | 20                                   | 56                                   | 5                                          | 12                                         |
|           | 4    | 40                                       | 96                                       | 40                                   | 112                                  | 5                                          | 12                                         |

Figure 1.2: Widths Table

| Cell      | Size | Height before tuning | Height after tuning | Estimated Height after tuning and folding |
|-----------|------|----------------------|---------------------|-------------------------------------------|
| Inverter  | 1    | 55 λ                 | 55 λ                | 55 λ                                      |
|           | 2    | 74 λ                 | 74 λ                | 57 λ                                      |
|           | 4    | 108 λ                | 107 λ               | 57 λ                                      |
| 3x1 NAND  | 1    | 67 λ                 | 69 λ                | 62 λ                                      |
|           | 2    | 94 λ                 | 103 λ               | 63 λ                                      |
|           | 4    | 148 λ                | 141 λ               | 60 λ                                      |
| 3x1 NOR   | 1    | 81 λ                 | 81 λ                | 57 λ                                      |
|           | 2    | 122 λ                | 122 λ               | 57 λ                                      |
|           | 4    | 204 λ                | 204 λ               | 63 λ                                      |
| Complex f | 1    | 74 λ                 | 77 λ                | 59 λ                                      |
|           | 2    | 108 λ                | 114 λ               | 58 λ                                      |
|           | 4    | 176 λ                | 188 λ               | 58 λ                                      |
| Tristate  | 1    | 74 λ                 | 78 λ                | 57 λ                                      |
| inverter  | 2    | 108 λ                | 116 λ               | 57 λ                                      |
|           | 4    | 176 λ                | 194 λ               | 57 λ                                      |

Figure 1.3: Heights Table

#### 1.2.2 Electronic Behavior simulation and data representation

For each cell the schematic and the layout electronic behavior is simulated using LTSpice. Data is recorded, tabulated, and saved in a .csv file to allow further computations and analysis using the python script that was developed for this project. The python script is used to plot and derive the best fit plane for the  $t_{pdf}$  and  $t_{pdr}$  data. It uses Matplotlib Library for plotting the data, pandas for reading excel sheets files, and Sci Kit Learn to get the parameters of the plane that fits the data best. The script takes the path of the data files, then it plots  $t_{pdf}$  and  $t_{pdr}$  in two ways. First, the 2D plot where multiple lines are drawn, one for each transition times. The X-axis is the capacitance load, and the y-axis is the delay in picoseconds. Second, the 3D graph graphs the data in 3D space for better visualization. Then the 3D data are passed to a Sci Kit Learn function used in Machine learning to find the parameters  $(K_1, K_2, \text{ and } K_3)$  of the linear model by fitting the data by minimizing the mean square error.

#### 1.2.3 Overview of the Following Chapters and Calculating Transition Times

This section is important to help navigate the following chapters, understand what is included and what is not ,and explain things that are unified among all chapters so that not to mention them in every chapter and be redundant. Each Chapter of the upcoming chapters talk about one of the 5 gates.

The tuned size of the cell expresses the value of the widths of the NMOS and the PMOS after changing the theoretical original value of their widths to get equal  $t_{pdr}$  and  $t_{pdf}$ . This is done by trial and error to find the values closest to the original one and achieving minimum difference between  $t_{pdr}$  and  $t_{pdf}$ .

The calculation of the transition times is the same for all chapters. We chose to make the input signal as a linear pulse in the form  $V_{name}$  input 0 PULSE (3.3 0  $T_d$   $T_r$   $T_f$   $T_w$   $T_o$ ) - where  $T_r$ ,  $T_f$  are the rise and fall time from 0V to 3.3V. Since it increases linearly, given the time it takes from 20-80 percent of its final values, we

can easily compute  $T_r$ ,  $T_f$  by the equation  $T_r = transition/(0.8-0.2)$ ,  $T_f = transition/(0.8-0.2)$ . Therefore, the values of the rise and fall times given to LTSpice are: for Transition = 100,  $T_r = 166.667$ ,  $T_f = 166.667$ . For Transition = 400,  $T_r = 666.667$ ,  $T_f = 666.667$ . For Transition = 800,  $T_r = 1333.333$ ,  $T_f = 1333.333$ .

The way of obtaining the linear models and minimum heights of the cells are the same for all cells; more information about them can be found in 1.2.1 and 1.2.2.

The data plots included in this report are only those of size 1 cells to avoid redundancy and save space. All plots and excel files for all sizes can be found in the Data Plots and Linear Models folder attached in the submission. Generally, the data shows the same trend for all gates. The propagation delay increases with the value of  $C_{load}$ , which makes sense as the delay is directly related to  $R \cdot C_{load}$ . Moreover, the delay increases as the transition time increases, which is also true since transition time is the time it takes for an input pin to change state. Increasing transition time means that an input pin takes longer time to change its state, hence increasing the overall time it takes for a change to propagate through the cell, i.e. increasing propagation delay. Hence, the 3d plot shows a sloping up plane that increases its value as we increase the  $C_{load}$  or the Transition time value. The data also shows a decreasing delay with respect to the size of the cell. So, the value of size 1 delays are generally less than the values of size 2 delays. This is true since the widths is inversely proportional with the resistance, so increasing the size would make the resistance smaller, making  $R \cdot C_{load}$  smaller, decreasing the propagation delay.

Obtaining the value of  $C_{load}$  was done using the smallest inverter and a resistor, then measuring the time it takes for one time constant and dividing it by the value of the resistor. This was done multiple times with different resistor values, then taking the average to ignore other factors affecting the output voltage curve. The mean value for  $C_{inv}$  was about 16 fF which is used in all spice codes as the standard  $C_{load}$ . The spice deck used to measure the capacitance along with all other spice decks and logs can be found in Spice Decks and Logs Folder attached in the submission.

That being said, the following chapters will have 4 sections each. Section 1 will be about the different schematics of the cell at each size. Section 2 will be just displaying its stick diagrams. Section 3 will be just about the layout of one of the sizes (typically size 1); note though that for the Inverter, the three input NAND and The NOR, layouts for all sizes are found in the corresponding electric library. Section 4 will be just displaying the data and graphs in the manner mentioned above (data and linear models for all size, plots for only size 1).

Note: the naming convention is that the number after the name of the cell represents its size (e.g. inverter 1 means inverter size 1).

# Inverter

# 2.1 Schematics

#### 2.1.1 Size 1

Original Widths: NMOS  $5\lambda$  , PMOS  $12\lambda$  Tuned Widths: NMOS  $5\lambda$  , PMOS  $10\lambda$ 



Figure 2.1: Inv 1

### 2.1.2 Size 2

Original Widths: NMOS  $10\lambda$  , PMOS  $24\lambda$  Tuned Widths: NMOS  $10\lambda$  , PMOS  $24\lambda$ 



Figure 2.2: Inv size 2 Schematics

#### 2.1.3 Size 4

Original Widths: NMOS  $20\lambda$  , PMOS  $48\lambda$  Tuned Widths: NMOS  $20\lambda$  , PMOS  $47\lambda$ 



Figure 2.3: Inv size 4 Schematics

# 2.2 Stick Diagrams

The stick diagram of the inverter is the same for all sizes.



Figure 2.4: Inv Diagram

# 2.3 Layouts

The figure below provides the Layout of Size 1 Inverter. The dimensions of it is 32 width by 60 height.



Figure 2.5: Inv Layout

### 2.4 Data Collection

The simulation were run for every  $C_{load}$  and Transition times for all sizes; the linear model was derived for  $t_{pdr}$  and  $t_{pdf}$  individually.

#### 2.4.1 Size 1

| Load<br>( <u>Cinv</u> ) | trans=<br>0 tpdr | trans=<br>0 tpdf | trans=100<br>p tpdr | trans=10<br>0 tpdf | trans=400<br>p tpdr | trans=40<br>0 tpdf | trans=800<br>p tpdr | trans=80<br>0 tpdf |
|-------------------------|------------------|------------------|---------------------|--------------------|---------------------|--------------------|---------------------|--------------------|
| 1                       | 6.11E-<br>11     | 6.35E-<br>11     | 8.78E-11            | 8.26E-11           | 1.54E-10            | 1.10E-10           | 2.18E-10            | 1.23E-10           |
| 2                       | 1.04E-<br>10     | 1.08E-<br>10     | 1.28E-10            | 1.25E-10           | 2.12E-10            | 1.74E-10           | 2.92E-10            | 2.07E-10           |
| 4                       | 1.85E-<br>10     | 1.90E-<br>10     | 2.08E-10            | 2.06E-10           | 3.04E-10            | 2.76E-10           | 4.10E-10            | 3.35E-10           |
| 8                       | 3.34E-<br>10     | 3.48E-<br>10     | 3.61E-10            | 3.67E-10           | 4.56E-10            | 4.35E-10           | 5.92E-10            | 5.32E-10           |

Figure 2.6: size 1 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models.

Linear Model for  $t_{pdr}$  is

delay=  $43.165435 (K_1)*C_{load} + 0.260476 (K_2)*Transition + 10.156232 (K_3)$ 

Linear Model for  $t_{pdf}$  is

delay=  $45.941087 (K_1)*C_{load} + 0.152889 (K_2)*Transition + 8.163343 (K_3)$ 



Figure 2.7: Invertr 1 Data



Figure 2.8: Invertr 1 Data

#### 2.4.2 Size 2 and 4

The Data for Size for is found below. The graphs for them can be found in the plots folder. They generally follow the same trend as size 1.

| Load   | trans= | trans= | trans=100 | trans=10 | trans=400 | trans=40 | trans=800 | trans=80 |
|--------|--------|--------|-----------|----------|-----------|----------|-----------|----------|
| (Cinv) | 0 tpdr | 0 tpdf | p tpdr    | 0 tpdf   | p tpdr    | 0 tpdf   | p tpdr    | 0 tpdf   |
| 1      | 3.13E- | 3.14E- | 6.28E-11  | 5.51E-11 | 1.13E-10  | 6.77E-11 | 1.61E-10  | 6.94E-11 |
|        | 11     | 11     |           |          |           |          |           |          |
| 2      | 5.53E- | 5.58E- | 8.34E-11  | 7.68E-11 | 1.47E-10  | 1.03E-10 | 2.07E-10  | 1.13E-10 |
|        | 11     | 11     |           |          |           |          |           |          |
| 4      | 9.45E- | 9.50E- | 1.18E-10  | 1.12E-10 | 2.00E-10  | 1.59E-10 | 2.74E-10  | 1.84E-10 |
|        | 11     | 11     |           |          |           |          |           |          |
| 8      | 1.65E- | 1.65E- | 1.89E-10  | 1.82E-10 | 2.83E-10  | 2.48E-10 | 3.83E-10  | 2.98E-10 |
|        | 10     | 10     |           |          |           |          |           |          |

Figure 2.9: size 2 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models. For size 2 Linear Model for  $t_{pdr}$  is

delay= 22.888043  $(K_1)^*\hat{C}_{load} + 0.211708 (K_2)^*$ Transition + 5.820966  $(K_3)$ 

Linear Model for  $t_{pdf}$  is

delay= 23.546087  $(K_1)^*C_{load} + 0.096935 (K_2)^*$ Transition + 6.148142  $(K_3)$  For size 4 Linear Model for  $t_{pdr}$  is

| Load<br>(Cinv) | trans=<br>0 tpdr | trans=<br>0 tpdf | trans=100<br>p tpdr | trans=10<br>0 <u>tpdf</u> | trans=400<br>p tpdr | trans=40<br>0 <u>tpdf</u> | trans=800<br>p tpdr | trans=80<br>0 tpdf |
|----------------|------------------|------------------|---------------------|---------------------------|---------------------|---------------------------|---------------------|--------------------|
| 1              | 2.01E-<br>11     | 1.99E-<br>11     | 5.09E-11            | 4.23E-11                  | 9.22E-11            | 4.75E-11                  | 1.34E-10            | 4.20E-11           |
| 2              | 3.27E-<br>11     | 3.21E-<br>11     | 6.38E-11            | 5.59E-11                  | 1.15E-10            | 6.99E-11                  | 1.62E-10            | 7.17E-11           |
| 4              | 5.71E-<br>11     | 5.71E-<br>11     | 8.47E-11            | 7.77E-11                  | 1.49E-10            | 1.06E-10                  | 2.09E-10            | 1.15E-10           |
| 8              | 9.68E-<br>11     | 9.59E-<br>11     | 1.21E-10            | 1.13E-10                  | 2.02E-10            | 1.62E-10                  | 2.78E-10            | 1.90E-10           |

Figure 2.10: size 4 Data

 $\begin{array}{l} \text{delay= } 14.084130 \ (K_1)^*C_{load} + 0.177111 \ (K_2)^*\text{Transition} + 6.392092 \ (K_3) \\ \text{Linear Model for } t_{pdf} \ \text{is} \\ \text{delay= } 14.380870 \ (K_1)^*C_{load} + 0.062039 \ (K_2)^*\text{Transition} + 7.034158 \ (K_3) \end{array}$ 

# Three Input NAND

### 3.1 Schematics

#### 3.1.1 Size 1

Original Widths: NMOS 15 $\lambda$  , PMOS 12 $\lambda$  Tuned Widths: NMOS 15 $\lambda$  , PMOS 14 $\lambda$ 



Figure 3.1: NAND size 1 Schematics

#### 3.1.2 Size 2

Original Widths: NMOS  $30\lambda$  , PMOS  $24\lambda$  Tuned Widths: NMOS  $29\lambda$  , PMOS  $34\lambda$ 



Figure 3.2: NAND Size 2 Schematics

#### 3.1.3 Size 4

Original Widths: NMOS  $60\lambda$  , PMOS  $40\lambda$  Tuned Widths: NMOS  $55\lambda$  , PMOS  $46\lambda$ 



Figure 3.3: NAND size 4 Schematics

# 3.2 Stick Diagrams

The stick diagram of the three input NAND is the same for all sizes.



Figure 3.4: NAND Diagram

# 3.3 Layouts

The figure below provides the Layout of Size 1 3NAND. The dimensions of it is 48 width by 80 height.



Figure 3.5: NAND Layout

### 3.4 Data Collection

The simulation were run for every  $C_{load}$  and Transition times for all sizes; the linear model was derived for  $t_{pdr}$  and  $t_{pdf}$  individually.

#### 3.4.1 Size 1

147 11412

| Load<br>(Cinv) | trans=<br>0 tpdr | trans=<br>0 tpdf | trans=100<br>p tpdr | trans=10<br>0 tpdf | trans=400<br>p tpdr | trans=40<br>0 tpdf | trans=800<br>p tpdr | trans=80<br>0 tpdf |
|----------------|------------------|------------------|---------------------|--------------------|---------------------|--------------------|---------------------|--------------------|
| 1              | 7.70E-<br>11     | 7.63E-<br>11     | 1.10E-10            | 7.81E-11           | 1.97E-10            | 7.62E-11           | 2.88E-10            | 5.61E-11           |
| 2              | 1.05E-<br>10     | 1.06E-<br>10     | 1.37E-10            | 1.07E-10           | 2.32E-10            | 1.16E-10           | 3.32E-10            | 1.05E-10           |
| 4              | 1.59E-<br>10     | 1.60E-<br>10     | 1.92E-10            | 1.62E-10           | 2.93E-10            | 1.82E-10           | 4.09E-10            | 1.87E-10           |
| 8              | 2.67E-<br>10     | 2.68E-<br>10     | 3.02E-10            | 2.71E-10           | 3.99E-10            | 2.93E-10           | 5.35E-10            | 3.21E-10           |

Figure 3.6: size 1 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models.

Linear Model for  $t_{pdr}$  is

delay=  $29.500000 (K_1)*C_{load} + 0.298484 (K_2)*Transition + 44.492742 (K_3)$ 

Linear Model for  $t_{pdf}$  is

delay=  $30.652826 (K_1)*C_{load} + 0.019640 (K_2)*Transition + 38.962547 (K_3)$ 



Figure 3.7: NAND 1 Plots



Figure 3.8: NAND 1 Plots

#### 3.4.2 Size 2 and 4

The Data for Size for is found below. The graphs for them can be found in the plots folder. They generally follow the same trend as size 1.

| Load   | trans= | trans= | trans=100 | trans=10 | trans=400 | trans=40 | trans=800 | trans=80 |
|--------|--------|--------|-----------|----------|-----------|----------|-----------|----------|
| (Cinv) | 0 tpdr | 0 tpdf | p tpdr    | 0 tpdf   | p tpdr    | 0 tpdf   | p tpdr    | 0 tpdf   |
| 1      | 6.00E- | 5.97E- | 9.25E-11  | 6.43E-11 | 1.68E-10  | 6.09E-11 | 2.47E-10  | 4.33E-11 |
|        | 11     | 11     |           |          |           |          |           |          |
| 2      | 7.35E- | 7.73E- | 1.05E-10  | 7.98E-11 | 1.87E-10  | 8.29E-11 | 2.69E-10  | 6.99E-11 |
|        | 11     | 11     |           |          |           |          |           |          |
| 4      | 9.89E- | 1.07E- | 1.31E-10  | 1.08E-10 | 2.20E-10  | 1.20E-10 | 3.15E-10  | 1.17E-10 |
|        | 11     | 10     |           |          |           |          |           |          |
| 8      | 1.48E- | 1.59E- | 1.80E-10  | 1.62E-10 | 2.78E-10  | 1.84E-10 | 3.84E-10  | 1.96E-10 |
|        | 10     | 10     |           |          |           |          |           |          |

Figure 3.9: size 2 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models. For size 2 Linear Model for  $t_{pdr}$  is

delay= 15.023696  $(K_1)^*\hat{C}_{load} + 0.260037 (K_2)^*$ Transition + 43.955335  $(K_3)$ 

Linear Model for  $t_{pdf}$  is

delay=  $16.716304 (K_1)*C_{load} + 0.007666 (K_2)*Transition + 40.516117 (K_3)$ 

For size 4 Linear Model for  $t_{pdr}$  is

| Load<br>(Cinv) | trans=<br>0 tpdr | trans=<br>0 tpdf | trans=100<br>p tpdr | trans=10<br>0 tpdf | trans=400<br>p tpdr | trans=40<br>0 tpdf | trans=800<br>p tpdr | trans=80<br>0 tpdf |
|----------------|------------------|------------------|---------------------|--------------------|---------------------|--------------------|---------------------|--------------------|
| 1              | 5.36E-<br>11     | 5.38E-<br>11     | 8.72E-11            | 5.85E-11           | 1.59E-10            | 5.43E-11           | 2.34E-10            | 3.65E-11           |
| 2              | 6.39E-<br>11     | 6.50E-<br>11     | 9.51E-11            | 6.90E-11           | 1.71E-10            | 6.89E-11           | 2.48E-10            | 5.50E-11           |
| 4              | 7.97E-<br>11     | 8.73E-<br>11     | 1.11E-10            | 8.85E-11           | 1.94E-10            | 9.54E-11           | 2.78E-10            | 8.70E-11           |
| 8              | 1.10E-<br>10     | 1.21E-<br>10     | 1.43E-10            | 1.24E-10           | 2.34E-10            | 1.40E-10           | 3.28E-10            | 1.43E-10           |

Figure 3.10: size 4 Data

delay= 9.999783  $(K_1)^*C_{load}$  + 0.242350  $(K_2)^*$ Transition + 45.580815  $(K_3)$  Linear Model for  $t_{pdf}$  is delay= 11.510435  $(K_1)^*C_{load}$  + -0.002065  $(K_2)^*$ Transition + 41.706837  $(K_3)$ 

# Three Input NOR

# 4.1 Schematics

### 4.1.1 Size 1

Original Widths: NMOS  $5\lambda$  , PMOS  $36\lambda$  Tuned Widths: NMOS  $5\lambda$  , PMOS  $36\lambda$ 



Figure 4.1: NOR size 1 Schematics

#### 4.1.2 Size 2

Original Widths: NMOS  $10\lambda$  , PMOS  $72\lambda$  Tuned Widths: NMOS  $10\lambda$  , PMOS  $72\lambda$ 



Figure 4.2: NOR size 2 Schematics

#### 4.1.3 Size 4

Original Widths: NMOS  $20\lambda$  , PMOS  $144\lambda$  Tuned Widths: NMOS  $20\lambda$  , PMOS  $144\lambda$ 



Figure 4.3: NOR size 4 Schematics

# 4.2 Stick Diagrams

The stick diagram of the three input NOR is the same for all sizes.



Figure 4.4: NOR Diagram

# 4.3 Layouts

The figure below provides the Layout of Size 1 3NOR. The dimensions of it is 52 width by 88 height.



Figure 4.5: NOR Layout

### 4.4 Data Collection

The simulation were run for every  $C_{load}$  and Transition times for all sizes; the linear model was derived for  $t_{pdr}$  and  $t_{pdf}$  individually.

#### 4.4.1 Size 1

| Load<br>(Cinv) | trans=<br>0 tpdr | trans=<br>0 tpdf | trans=100<br>p tpdr | trans=10<br>0 tpdf | trans=400<br>p tpdr | trans=40<br>0 tpdf | trans=800<br>p tpdr | trans=80<br>0 tpdf |
|----------------|------------------|------------------|---------------------|--------------------|---------------------|--------------------|---------------------|--------------------|
| 1              | 1.17E-<br>10     | 1.19E-<br>10     | 1.26E-10            | 1.62E-10           | 1.37E-10            | 2.34E-10           | 1.52E-10            | 3.06E-10           |
| 2              | 1.52E-<br>10     | 1.53E-<br>10     | 1.61E-10            | 1.97E-10           | 1.82E-10            | 2.73E-10           | 2.05E-10            | 3.57E-10           |
| 4              | 2.21E-<br>10     | 2.21E-<br>10     | 2.31E-10            | 2.67E-10           | 2.56E-10            | 3.42E-10           | 2.97E-10            | 4.40E-10           |
| 8              | 3.55E-<br>10     | 3.52E-<br>10     | 3.68E-10            | 4.00E-10           | 3.96E-10            | 4.71E-10           | 4.47E-10            | 5.85E-10           |

Figure 4.6: size 1 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models.

Linear Model for  $t_{pdr}$  is

delay=  $36.684783 (K_1)*C_{load} + 0.078597 (K_2)*Transition + 74.575614 (K_3)$ 

Linear Model for  $t_{pdf}$  is

delay=  $35.032609 (K_1)*C_{load} + 0.255048 (K_2)*Transition + 90.674492 (K_3)$ 



Figure 4.7: NOR 1 Plots



Figure 4.8: NOR 1 Plots

#### 4.4.2 Size 2 and 4

The Data for Size for is found below. The graphs for them can be found in the plots folder. They generally follow the same trend as size 1.

| Load<br>(Cinv) | trans=<br>0 tpdr | trans=<br>0 tpdf | trans=100<br>p tpdr | trans=10<br>0 tpdf | trans=400<br>p tpdr | trans=40<br>0 tpdf | trans=800<br>p tpdr | trans=80<br>0 tpdf |
|----------------|------------------|------------------|---------------------|--------------------|---------------------|--------------------|---------------------|--------------------|
| 1              | 9.91E-<br>11     | 1.06E-<br>10     | 1.07E-10            | 1.48E-10           | 1.10E-10            | 2.19E-10           | 1.16E-10            | 2.90E-10           |
| 2              | 1.18E-<br>10     | 1.24E-<br>10     | 1.27E-10            | 1.67E-10           | 1.36E-10            | 2.40E-10           | 1.48E-10            | 3.19E-10           |
| 4              | 1.54E-<br>10     | 1.59E-<br>10     | 1.63E-10            | 2.04E-10           | 1.81E-10            | 2.81E-10           | 2.03E-10            | 3.66E-10           |
| 8              | 2.21E-<br>10     | 2.29E-<br>10     | 2.34E-10            | 2.75E-10           | 2.57E-10            | 3.51E-10           | 2.94E-10            | 4.53E-10           |

Figure 4.9: size 2 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models. For size 2:

Linear Model for  $t_{pdr}$  is

delay= 20.319348  $(K_1)^*C_{load} + 0.050560 (K_2)^*$ Transition + 74.126800  $(K_3)$ 

Linear Model for  $t_{pdf}$  is

delay=  $19.354348 (K_1)*C_{load} + 0.245565 (K_2)*Transition + 93.300228 (K_3)*Transition + 93.30028 (K_3)*Transition + 93.3002 (K_3)*Transition + 93.30028 (K_3)*Transition + 93.30$ 

| Load<br>(Cinv) | trans=<br>0 tpdr | trans=<br>0 tpdf | trans=100<br>p tpdr | trans=10<br>0 tpdf | trans=400<br>p tpdr | trans=40<br>0 tpdf | trans=800<br>p tpdr | trans=80<br>0 tpdf |
|----------------|------------------|------------------|---------------------|--------------------|---------------------|--------------------|---------------------|--------------------|
| 1              | 8.84E-<br>11     | 8.96E-<br>11     | 9.70E-11            | 1.29E-10           | 1.01E-10            | 1.94E-10           | 1.10E-10            | 2.50E-10           |
| 2              | 1.01E-<br>10     | 9.81E-<br>11     | 1.08E-10            | 1.38E-10           | 1.15E-10            | 2.04E-10           | 1.28E-10            | 2.64E-10           |
| 4              | 1.21E-<br>10     | 1.15E-<br>10     | 1.29E-10            | 1.56E-10           | 1.41E-10            | 2.26E-10           | 1.59E-10            | 2.96E-10           |
| 8              | 1.57E-<br>10     | 1.47E-<br>10     | 1.66E-10            | 1.90E-10           | 1.86E-10            | 2.65E-10           | 2.13E-10            | 3.41E-10           |

Figure 4.10: size 4 Data

For size 4:

Linear Model for  $t_{pdr}$  is delay= 11.520870  $(K_1)^*C_{load} + 0.042626$   $(K_2)^*$ Transition + 75.468352  $(K_3)$  Linear Model for  $t_{pdf}$  is delay= 10.014565  $(K_1)^*C_{load} + 0.212466$   $(K_2)^*$ Transition + 87.312638  $(K_3)$ 

# Complex Function

### 5.1 Schematics

#### 5.1.1 Size 1

Original Widths: NMOS  $10\lambda$  , PMOS  $24\lambda$  Tuned Widths: NMOS  $13\lambda$  , PMOS  $24\lambda$ 



Figure 5.1: Complex Function size 1 Schematics

#### 5.1.2 Size 2

Original Widths: NMOS  $20\lambda$  , PMOS  $48\lambda$  Tuned Widths: NMOS  $26\lambda$  , PMOS  $48\lambda$ 



Figure 5.2: Complex Function Size 2 Schematics

#### 5.1.3 Size 4

Original Widths: NMOS  $40\lambda$  , PMOS  $96\lambda$  Tuned Widths: NMOS  $52\lambda$  , PMOS  $96\lambda$ 



Figure 5.3: Complex Function size 4 Schematics

### 5.2 Stick Diagrams

The stick diagram of the Complex Function is the same for all sizes.



Figure 5.4: Complex Function Stick Diagram

# 5.3 Layouts

The figure below provides the Layout of the size 1 Complex Function. The dimensions of it is 56 width by 100 height. Note that those dimensions are of the minimized layout of the cell, before applying folding and making all cells match in height.



Figure 5.5: Complex Function Layout

### 5.4 Data Collection

The simulations were run for every required  $C_{load}$  and Transition time for all sizes; the linear model was derived for  $t_{pdr}$  and  $t_{pdf}$  individually.

#### 5.4.1 Size 1

| Load<br>(Cinv) | trans =<br>Op tpdr | trans =<br>Op tpdf | trans =<br>100p tpdr | trans =<br>100p tpdf | trans =<br>400p tpdr | trans =<br>400p tpdf | trans =<br>800p tpdr | trans =<br>800p tpdf |
|----------------|--------------------|--------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| 1              | 1.06E-10           | 1.03E-10           | 1.27E-10             | 1.12E-10             | 1.86E-10             | 1.21E-10             | 2.63E-10             | 1.14E-10             |
| 2              | 1.33E-10           | 1.25E-10           | 1.54E-10             | 1.35E-10             | 2.14E-10             | 1.47E-10             | 2.98E-10             | 1.48E-10             |
| 4              | 1.84E-10           | 1.68E-10           | 2.07E-10             | 1.78E-10             | 2.68E-10             | 1.95E-10             | 3.58E-10             | 2.03E-10             |
| 8              | 2.86E-10           | 2.54E-10           | 3.12E-10             | 2.64E-10             | 3.68E-10             | 2.82E-10             | 4.67E-10             | 3.05E-10             |

Figure 5.6: Size 1 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models.

Linear Model for  $t_{pdr}$  is delay= 26.702174  $(K_1)^*C_{load}$  + 0.210081  $(K_2)^*$ Transition + 77.278138  $(K_3)$ 

Linear Model for Pdf is

delay=  $23.247826 (K_1)^*C_{load} + 0.035710 (K_2)^*Transition + 79.590007 (K_3)$ 





Figure 5.7: Complex Function Size 1 Plots





(a) Complex Function 1  $t_{pdr}$  3D

(b) Complex Function 1  $t_{pdf}$  3D

Figure 5.8: Complex Function Size 1 best fit Plots

#### 5.4.2 Sizes 2 and 4

The Data for Sizes 2 and 4 is found below. The graphs for them can be found in the plots folder. They generally follow the same trend as size 1.

| Load<br>(Cinv) | trans =<br>Op tpdr | trans =<br>Op tpdf | trans =<br>100p tpdr | trans =<br>100p tpdf | trans =<br>400p tpdr | trans =<br>400p tpdf | trans =<br>800p tpdr | trans =<br>800p tpdf |
|----------------|--------------------|--------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| 1              | 9.49E-11           | 9.30E-11           | 1.15E-10             | 1.02E-10             | 1.69E-10             | 1.09E-10             | 2.42E-10             | 1.01E-10             |
| 2              | 1.08E-10           | 1.04E-10           | 1.28E-10             | 1.14E-10             | 1.86E-10             | 1.24E-10             | 2.61E-10             | 1.17E-10             |
| 4              | 1.35E-10           | 1.27E-10           | 1.56E-10             | 1.37E-10             | 2.15E-10             | 1.50E-10             | 2.96E-10             | 1.49E-10             |
| 8              | 1.87E-10           | 1.70E-10           | 2.10E-10             | 1.81E-10             | 2.70E-10             | 1.99E-10             | 3.58E-10             | 2.10E-10             |

Figure 5.9: Complex Function Size 2 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models. For size 2:

Linear Model for  $t_{pdr}$  is

delay=  $14.382\dot{8}26 (K_1)^*C_{load} + 0.196747 (K_2)^*Transition + 77.802951 (K_3)$ 

Linear Model for  $t_{pdf}$  is

delay=  $12.641304 (K_1)*C_{load} + 0.023887 (K_2)*Transition + 81.519302 (K_3)$ 

| Load<br>(Cinv) | trans =<br>Op tpdr | trans =<br>Op tpdf | trans =<br>100p tpdr | trans =<br>100p tpdf | trans =<br>400p tpdr | trans =<br>400p tpdf | trans =<br>800p tpdr | trans =<br>800p tpdf |
|----------------|--------------------|--------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| 1              | 8.80E-11           | 8.80E-11           | 1.07E-10             | 9.70E-11             | 1.61E-10             | 1.03E-10             | 2.30E-10             | 9.52E-11             |
| 2              | 9.52E-11           | 9.39E-11           | 1.15E-10             | 1.03E-10             | 1.69E-10             | 1.10E-10             | 2.41E-10             | 1.04E-10             |
| 4              | 1.09E-10           | 1.05E-10           | 1.29E-10             | 1.15E-10             | 1.85E-10             | 1.25E-10             | 2.60E-10             | 1.21E-10             |
| 8              | 1.35E-10           | 1.28E-10           | 1.56E-10             | 1.38E-10             | 2.15E-10             | 1.52E-10             | 2.95E-10             | 1.53E-10             |

Figure 5.10: Complex Function Size 4 Data

For size 4: Linear Model for  $t_{pdr}$  is delay= 7.636087  $(K_1)^*C_{load}$  + 0.186571  $(K_2)^*$ Transition + 78.866609  $(K_3)$  Linear Model for  $t_{pdf}$  is delay= 6.698913  $(K_1)^*C_{load}$  + 0.015969  $(K_2)^*$ Transition + 84.132786  $(K_3)$ 

# Tristate Inverter

### 6.1 Schematics

#### 6.1.1 Size 1

Original Widths: NMOS  $10\lambda$  , PMOS  $24\lambda$  Tuned Widths: NMOS  $13\lambda$  , PMOS  $28\lambda$ 



(a) Tristate Inverter 1



(b) Tristate Inverter Size 1 folded

Figure 6.1: Tristate Inverter Size 1 Schematics

#### 6.1.2 Size 2

Original Widths: NMOS  $20\lambda$  , PMOS  $48\lambda$  Tuned Widths: NMOS  $20\lambda$  , PMOS  $56\lambda$ 



(a) Tristate inverter 2



(b) Tristate inverter size 2 folded

Figure 6.2: Tristate inverter Size 2 Schematics

#### 6.1.3 Size 4

Original Widths: NMOS  $40\lambda$  , PMOS  $96\lambda$  Tuned Widths: NMOS  $40\lambda$  , PMOS  $112\lambda$ 



Figure 6.3: Tristate Inverter Size 4 Schematics

## 6.2 Stick Diagrams

The stick diagram of the tristate inverter is the same for all sizes.



Figure 6.4: Tristate stick diagram

## 6.3 Layouts

Figure 6.5 provides the layout of the size 1 tristate inverter. The dimensions of the layout are  $36\lambda$  width by  $90\lambda$  height.

Figure 6.6 provides the layout of size 4 tristate inverter after folding transistors. The dimensions of the layout are  $75\lambda$  width and  $160\lambda$ 



Figure 6.5: Tristate Size 1 layout



Figure 6.6: Tristate Size 4 layout

### 6.4 Data Collection

The simulations were run for every required  $C_{load}$  and Transition time for all sizes; the linear model was derived for  $t_{pdr}$  and  $t_{pdf}$  individually.

#### 6.4.1 Size 1

```
The best fit planes for both t_{pdr} and t_{pdf} respectively gives the following Linear models. Linear Model for t_{pdr} is
```

delay=  $30.594783 (K_1)*C_{load} + 0.128271 (K_2)*Transition + 59.981501 (K_3)$ 

Linear Model for  $t_{pdf}$  is

delay=  $29.104565 (K_1)*C_{load} + 0.073779 (K_2)*Transition + 62.560945 (K_3)$ 

| Load<br>(Cinv) | trans =<br>Op tpdr | trans =<br>Op tpdf | trans =<br>100p tpdr | trans =<br>100p tpdf | trans =<br>400p tpdr | trans =<br>400p tpdf | trans =<br>800p tpdr | trans =<br>800p tpdf |
|----------------|--------------------|--------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| 1              | 9.14E-11           | 9.09E-11           | 1.08E-10             | 1.05E-10             | 1.40E-10             | 1.22E-10             | 1.79E-10             | 1.32E-10             |
| 2              | 1.22E-10           | 1.19E-10           | 1.38E-10             | 1.35E-10             | 1.75E-10             | 1.56E-10             | 2.21E-10             | 1.75E-10             |
| 4              | 1.80E-10           | 1.74E-10           | 1.99E-10             | 1.91E-10             | 2.37E-10             | 2.16E-10             | 2.92E-10             | 2.44E-10             |
| 8              | 2.97E-10           | 2.84E-10           | 3.16E-10             | 3.00E-10             | 3.50E-10             | 3.23E-10             | 4.17E-10             | 3.64E-10             |

Figure 6.7: Tristate Inverter Size 1 Data



Figure 6.8: Tristate Inverter Size 1 Plots



Figure 6.9: Tristate Inverter Size 1 best fit Plots

#### 6.4.2 Sizes 2 and 4

The Data for Sizes 2 and 4 is found below. The graphs for them can be found in the plots folder. They generally follow the same trend as size 1.

| Load<br>(Cinv) | trans =<br>Op tpdr | trans =<br>Op tpdf | trans =<br>100p tpdr | trans =<br>100p tpdf | trans =<br>400p tpdr | trans =<br>400p tpdf | trans =<br>800p tpdr | trans =<br>800p tpdf |
|----------------|--------------------|--------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| 1              | 7.71E-11           | 7.77E-11           | 9.31E-11             | 9.23E-11             | 1.20E-10             | 1.06E-10             | 1.54E-10             | 1.18E-10             |
| 2              | 9.25E-11           | 9.27E-11           | 1.09E-10             | 1.07E-10             | 1.39E-10             | 1.26E-10             | 1.77E-10             | 1.40E-10             |
| 4              | 1.22E-10           | 1.21E-10           | 1.40E-10             | 1.37E-10             | 1.74E-10             | 1.59E-10             | 2.18E-10             | 1.78E-10             |
| 8              | 1.82E-10           | 1.77E-10           | 2.02E-10             | 1.94E-10             | 2.38E-10             | 2.19E-10             | 2.90E-10             | 2.50E-10             |

Figure 6.10: Tristate Inverter Size 2 Data

The best fit planes for both  $t_{pdr}$  and  $t_{pdf}$  respectively gives the following Linear models. For size 2:

Linear Model for  $t_{pdr}$  is

```
delay= 16.628913 (K_1)*C_{load} + 0.111295 (K_2)*Transition + 59.451899 (K_3)
```

delay= 15.828478  $(K_1)^*C_{load} + 0.064550 (K_2)^*$ Transition + 63.083207  $(K_3)$  For size 4:

| Load<br>(Cinv) | trans =<br>Op tpdr | trans =<br>Op tpdf | trans =<br>100p tpdr | trans =<br>100p tpdf | trans =<br>400p tpdr | trans =<br>400p tpdf | trans =<br>800p tpdr | trans =<br>800p tpdf |
|----------------|--------------------|--------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| 1              | 6.97E-11           | 7.10E-11           | 8.44E-11             | 8.52E-11             | 1.08E-10             | 9.79E-11             | 1.39E-10             | 1.09E-10             |
| 2              | 7.77E-11           | 7.87E-11           | 9.33E-11             | 9.31E-11             | 1.19E-10             | 1.08E-10             | 1.52E-10             | 1.21E-10             |
| 4              | 9.32E-11           | 9.37E-11           | 1.09E-10             | 1.08E-10             | 1.39E-10             | 1.27E-10             | 1.75E-10             | 1.43E-10             |
| 8              | 1.23E-10           | 1.23E-10           | 1.40E-10             | 1.38E-10             | 1.74E-10             | 1.61E-10             | 2.16E-10             | 1.82E-10             |

Figure 6.11: Tristate Inverter Size 4 Data

```
Linear Model for t_{pdr} is
```

delay=  $8.937174 (K_1)^* C_{load} + 0.096950 (K_2)^* Transition + 60.745598 (K_3)$ 

Linear Model for  $t_{pdf}$  is

delay=  $8.565217(K_1)*C_{load} + 0.055561(K_2)*Transition + 64.798015(K_3)$