

# EXERCISE #2 – SERVICE SCHEDULING FEASIBILITY REAL TIME EMBEDDED SYSTEMS (ECEN 5623) SUMMER 2019

# **BOARD USED:**

**NVIDIA'S JETSON NANO DEVELOPMENT BOARD** 

**REPORT BY:** 

**OM RAHEJA** 

**PROFESSOR:** 

**DR. SAM SIEWERT** 

1. If you're using embedded Linux, make yourself an account on your R-Pi3b, Jetson Nano, or Jetson TK1 system. To do this on Jetson TKI, use the reset button if the system is locked, use the well-known "ubuntu" password to login, and then use "sudo adduser", enter the well-known password, and enter user information as you see fit. Add your new user account as a "sudoer" using "visudo" right below root with the same privileges (if you need help with "vi", here's a quick reference or reference card—use arrows to position cursor, below root hit Esc, "i" for insert, type username and privileges as above, and when done, Esc, ":", "wq"). The old unix vi editor was one of the first full-screen visual editors – it still has the advantage of being found on virtually any Unix system in existence but is otherwise cryptic – along with Emacs it is still widely used in IT, by developers and systems engineers, so it's good to know the basics. If you really don't like vi or Emacs, your next best bet is "nano" for Unix systems. Do a quick "sudo whoami" to demonstrate success. Logout of ubuntu and test your login, then logout. Use Alt+Print-Screen to capture your desktop and save as proof you set up your account. Note that you can always get a terminal with Ctrl+Alt+t key combination. If you don't like the desktop, you can try "GNOME Flashback" and please play around with customizing your account as you wish. Make sure you can access our class web page on Firefox (or default browser) and set your home page to http://ecee.colorado.edu/~ecen5623/index summer.html . Overall, make sure you are comfortable with development, debug, compiler general native or cross-development tools and document and demonstrate that you know them.

Ans:

## **CREATE ACCOUNT ON JETSON**

```
om login: om
Last login: Fri Jun 21 03:48:08 MDT 2019 from 10.0.0.210 on pts/0
Welcome to Ubuntu 18.04.2 LTS (GNU/Linux 4.9.140-tegra aarch64)
    Documentation: <a href="https://help.ubuntu.com">https://help.ubuntu.com</a>
Management: <a href="https://landscape.canonical.com">https://landscape.canonical.com</a>
    Support:
                             https://ubuntu.com/advantage
This system has been minimized by removing packages and content that are
not required on a system that users do not log into.
To restore this content, you can run the 'unminimize' command.
   packages can be updated.
  updates are security updates.
om@om:~$ sudo visudo
om@om:~$ sudo whoami
 m@om:~$ whoami
 m@om:~$ sudo login
 om login: omraheja
Welcome to Ubuntu 18.04.2 LTS (GNU/Linux 4.9.140-tegra aarch64)
    Documentation: <a href="https://help.ubuntu.com">https://help.ubuntu.com</a>
                             https://landscape.canonical.com
https://ubuntu.com/advantage
    Support:
This system has been minimized by removing packages and content that are not required on a system that users do not log into.
To restore this content, you can run the 'unminimize' command.
  packages can be updated.
updates are security updates.
```

Figure 1

```
The programs included with the Ubuntu system are free software; the exact distribution terms for each program are described in the individual files in /usr/share/doc/*/copyright.

Ubuntu comes with ABSOLUTELY NO WARRANTY, to the extent permitted by applicable law.

omraheja@om:~$ logout om@om:~$
```

#### Figure 2

```
root@om:~# login omraheja
Password:
Last login: Fri Jun 21 03:52:06 MDT 2019 on pts/0
Welcome to Ubuntu 18.04.2 LTS (GNU/Linux 4.9.140-tegra aarch64)
 * Documentation: <a href="https://help.ubuntu.com">https://help.ubuntu.com</a>
 * Management:
                      https://landscape.canonical.com
 * Support:
                      https://ubuntu.com/advantage
This system has been minimized by removing packages and content that are not required on a system that users do not log into.
To restore this content, you can run the 'unminimize' command.
14 packages can be updated.
O updates are security updates.
omraheja@om:~$ whoami
omraheja
omraheja@om:~$
```

Figure 3

2. Read the paper "Architecture of the Space Shuttle Primary Avionics Software System" [available on Canvas], by Gene Carlow and provide an explanation and critique of the frequency executive architecture. What advantages and disadvantages does the frequency executive have compared to the real-time threading and tasking implementation methods for real-time software systems? Please be specific about the advantages and disadvantages and provide at least 3 advantages as well as 3 disadvantages.

Ans:

## **SHUTTLE PAPER REVIEW**

# Overall understanding of paper and key point articulation:

The paper describes about the Primary Avionics Software System (PASS). PASS is considered the most complex flight computer program ever developed. It epitomizes the benefits to be gained by establishing a well-structured system architecture.

The introductory paragraph says that by using a structured approach to programming techniques can lead to improved software quality and maintainability. Following this approach has led to compilers being more reliable and efficient. This even led to improved control and stability of the development process. All these mentioned attributes would not be that efficient if the overall architecture has not been well-structured.

PASS performs a critical role in virtually all operational aspects of the Space shuttle orbiter. The system consists of multiple computer redundancy modules to support the system in case of any fault.

#### **PASS ARCHITECTURAL DRIVERS**

PASS is central to all the Space shuttle orbiter avionics system functions which include vehicle flight control. There are many factors in addition to the critical timing and redundancy management requirements of the avionic system design that have influenced the architecture of the PASS. Data processing system (DPS)/ IBM AP-101 GPC (general purpose computer) design and memory/CPU constraints; the multi-computer redundancy management and synchronization; the operational sequencing/mode control and man/machine interface requirements; the applications functional and performance requirements; and the requirement for design modularity and modification flexibility are a few factors that have been a vital part of the PASS. When these modules are successfully accommodated, it results in the development of a sound software system architecture.

#### **OPERATIONAL STRUCTURE**

The operational structure consists of the main memory with a capacity of AP-101 (106K 32-bit words). However, this memory is not sufficient to contain all the software (500K) which is required to satisfy all the requirements of the PASS. The mass memory that was used in the PASS was serial device and not a direct-access storage device. The reliability considerations dictate that the software required to support a critical mission phase (such as ascent) must be resident in each of the redundant GPC main memory throughout the phase. This is done in order to avoid total system failure. The purpose of using redundant modules in a system is to ensure that the system continues to work if the main module fails in any case. This way, tasks performed by the main module is

switched over to the redundant modules. Thus, it is very important to feed identical data to the redundant modules as present on the main system module, so that in case the main system fails, the redundant modules have all the resources and data to carry forward the system from there.

PASS has been a segmentation of eight different phase/function combinations, each of which is identified by a unique OPS (operational sequence) designation. The software that is required for each OPS is loaded into the GPC main memory from the mass memory. This is done during initiation of the operational sequence. A few non-critical situations like loading of the display during on-orbit coast periods are not transferred to the GPC's main memory during the execution of an OPS.

PASS is stored in the main memory in a manner such that it minimizes the amount of code and data that must be transferred to the main memory when a new OPS is initiated. The main memory load of each OPS has three parts:

- Resident or system software contains code and data common to all OPS loads
- Major function base contains code and data common to major applications functions used in more than more OPS load
- OPS overlay contains the applications code and data unique to an OPS load.

Loading in main memory occurs during the transition from one OPS to another in response to a major application function. This switch in the function can be an entry from the crew. The contents of the OPS that is currently in progress determine which out of the three parts must be loaded for support of the new OPS. The best case would be that only the OPS overlay has to be loaded in the main memory.

## **MAN/MACHINE INTERFACE**

To have a user interface in any system in considered advantageous because it helps a knowledgeable user to keep track of the overall system. The case for the PASS system was no different. It consisted of a man-machine interface such that the crew could communicate with the computers to monitor and control the orbiter avionic system. The man-machine interface was implemented as a substructure of the OPS.

Each OPS has more than one mode. Major modes are sub-structured into blocks linked to CRT displays. Switching from one mode/block to another occurred either when a keyboard entry was made or in some cases, automatically as a result of a specific event or condition detected by the software. At any given time, at least one major mode will be entered when the OPS is initiated.

The second element of the OPS sub structure is SPEC (specialist function). SPEC is initiated when a keyboard entry is made by the crew. After initiation, the SPEC executes independently and concurrently with other processes that take place within the OPS. This substructure is also connected to the CRT displays which help the crew to monitor the processing results.

Third element of OPS substructure: DISP (display function). This does not require any initialization.

Role of major modes: Accomplish primary functions in OPS

Role of SPEC: Secondary or background functions.

Role of DISP: Used to display the processing results in the system.

Control segment facilitates the implementation of the OPS. The control segments consist of a series of standard logic blocks that establish structure of OS, major mode, SPEC or DISP. The control segment grammar consists of a library of macros to standardize and modularize the design and implementation of control segments.

#### **SYSTEM SOFTWARE**

The software architecture adopted was a synchronous design approach within which each application process was dispatched in a timed manner so that it occurs at a specific point relative to the start of the system cycle. To prevent any overruns at the system and process levels, care must be taken to synchronize the start and end of associated IO.

However, as the shuttle computers performed a number and variety of tasks, they decided to use a nonsynchronous approach for the PASS architecture.

# FLIGHT COMPUTER OPERATING SYSTEM (FCOS)

FCOS managed and controlled the internal resources of the GPC and other external interfaces.

System control task:

- Loading and Initialization.
- Inter computer communication & redundant computer synchronization.

User Interface task:

Communications between user and system.

Three major tasks performed by FCOS:

# **Process management:**

- Controls allocation of all internal computer resources in response to requests from other systems.
- Schedules and allocates CPU resources based on priority queue structure.
- Ensures that highest priority system or process which is ready gets the CPU resources.

## **IO** management:

- Controls allocation of IO processor (IOP) resources.
- Encapsulates the IOP software.

# **DPS configuration management:**

- Load GPC memories and sequencing.
- Control of GPC and IOP operating states, including hardware initialization and status checks.
- Transfer of code from mass memory to GPC main memory.
- Program overlay and inflight mass memory modification.

#### **SYSTEM CONTROL**

Tasks performed by the system control are:

- Initialization and configuration control of DPS and associated avionic data network.
- Establish an interface and primary/secondary relationship with other GPCs.
- System level SPECS perform functions like resetting MTU, initiate memory dump, examine and initiate core location in memory, change configuration of DPS.

## **APPLICATIONS SOFTWARE**

This software was developed for three major applications: Guidance, Navigation and Control (GN&C), Vehicle system management (SM) and Vehicle checkout (VCO).

**Guidance, Navigation and Control (GN&C):** It's a cyclic closed loop application. Performs a wide variety of time critical tasks. Determines vehicle position, velocity and altitude; Performs sensor redundancy management. Provides crew with displays and data entry capabilities to monitor. Critical flight control processing is completed within 40 millisecond minor cycles. The principal and vital functions within an OPS executed in the frequency range of 25Hz to 0.25Hz depending upon the application. The higher frequency executive was scheduled at high priority at a rate of 25Hz. On the other hand, lower critical tasks were scheduled at medium or low frequency.

**Vehicle system management (SM):** Monitors system performance and configuration of orbiter. Monitors payload subsystems to detect any abnormal conditions and alert the crew about it. The data acquisition is executed at a rate of 5Hz by the system management OPS control segment.

**Vehicle checkout (VCO):** Provides software support for testing, integration or certification of orbiter avionics subsystems during vehicle preparation.

## Three advantages of frequency executive:

- 1) As in frequency executive method, preemption between tasks is not supported, the overhead of context switching is none. In case of real time thread scheduling, higher priority tasks can preempt the lower priority tasks. This requires a context switch, meaning time will be wasted in saving the present state of the systems, and storing the values in various registers.
- 2) The tasks in frequency executive method run in a cyclic period hyperloop. This means that the schedule is predictable. Because of this reason, the system can be said to be more deterministic.
- 3) As the schedule is predictable and repeatable, it is much easier to implement as compared to the real time threading implementation.

## Three disadvantages of frequency executive:

- 1) This approach has limited flexibility to accommodate change. If parameters like priority and deadline for a service are changed, then this will have an impact on other services as well. On the other hand, in real-time embedded systems, it is easy to change parameters for one thread without affecting the other.
- 2) Task scheduling in frequency executive approach is non-preemptive. Meaning, if a lower priority task in activated as a result of some event then a task with higher priority cannot preempt it

- unless the lower priority task runs to completion. On the other hand, in real time operating systems, scheduling is done in a manner which supports preemption of lower priority tasks. This way, the higher priority task does not have to wait for the lower priority task to finish its completion.
- 3) In frequency executive method, all the tasks that could execute together must be analyzed together. In real time thread scheduling each thread is assigned a fixed/dynamic scheduling priority according to which they execute.
- 4) If the number and variety of applications increase for a system, then it becomes difficult to schedule and synchronize the tasks in case of frequency executive method. Complexity for real time threading implementation is comparatively less than the later method.

3. Download feasibility example code and build it on a Jetson or alternate system of your choice (or ECES Linux if you have not mastered the Jetson yet) and execute the code. Compare the tests provided to analysis using Cheddar for the first 4 examples tested by the code. Now, implement remaining examples [5 more] of your interest from those that we reviewed in class (found here). Complete analysis using Cheddar RM. In cases where RM fails, test EDF or LLF to see if it succeeds and if it does, explain why. Cheddar uses both service simulations over the LCM of the periods as well as feasibility analysis based on the RM LUB and scheduling-point/completion-test algorithms, referred to as "Worst Case Analysis". Does your modified Feasibility code agree with Cheddar analysis in all 5 additional cases? Why or why not?

## Ans: Test Results for Feasibility Example Code:

```
om@om:~/RTES/Exercise 2$ make
             -c feasibility tests.c
gcc -00 -g
qcc -00 -q -o feasibility tests feasibility tests.o -lm
om@om:~/RTES/Exercise 2$ ./feasibility tests
****** Completion Test Feasibility Example
Ex-0 U=0.73 (C1=1, C2=1, C3=2; T1=2, T2=10, T3=15; T=D): FEASIBLE
Ex-1 U=0.84 (C1=1, C2=1, C3=2; T1=2, T2=5, T3=7; T=D): INFEASIBLE
Ex-2 U=1.00 (C1=1, C2=1, C3=1, C4=2; T1=2, T2=5, T3=7, T4=13; T=D): INFEASIBLE
Ex-3 U=0.93 (C1=1, C2=2, C3=3; T1=3, T2=5, T3=15; T=D): FEASIBLE
Ex-4 U=1.00 (C1=1, C2=1, C3=4; T1=2, T2=4, T3=16; T=D): FEASIBLE
****** Scheduling Point Feasibility Example
Ex-0 U=0.73 (C1=1, C2=1, C3=2; T1=2, T2=10, T3=15; T=D): FEASIBLE
Ex-1 U=0.84 (C1=1, C2=1, C3=2; T1=2, T2=5, T3=7; T=D): INFEASIBLE Ex-2 U=1.00 (C1=1, C2=1, C3=1, C4=2; T1=2, T2=5, T3=7, T4=13; T=D): INFEASIBLE
Ex-3 U=0.93 (C1=1, C2=2, C3=3; T1=3, T2=5, T3=15; T=D): FEASIBLE
Ex-4 U=1.00 (C1=1, C2=1, C3=4; T1=2, T2=4, T3=16; T=D): FEASIBLE
```

Figure 4

## Overview of the code:

In the feasibility example code provided, it checks the feasibility of 5 service sets by stressing them under completion test and scheduling point test. If the service sets pass these two tests, then they are said to be feasible.

#### Detailed explanation of the code:

The code starts is execution from the main function. At the beginning of analysis of each service set, its CPU utilization is carried out. This is done by using the formula  $U = \sum (C_i/T_i)$ , where U denotes CPU Utilization,  $C_i$  denotes run-time of each task in the service set,  $T_i$  denotes the time period of each task in the service set and 'i' varies from 1 to m(number of tasks). Once, the CPU utilization for a service set has been carried out, its value is printed.

After calculating and displaying the CPU utilization, the number of tasks/services have been calculated. This is passed as a parameter to the completion\_time\_feasibility function and scheduling point feasibility function.

The completion time feasibility test and the scheduling point feasibility test are the carried out. The parameters required by the two above mentioned functions are

- a) Number of services (numServices)
- b) ex? period
- c) ex? wcet
- d) ex?\_deadline

where, ? denotes the service number for which these parameters are defined. For example, for service number 2, the parameters will be denoted as numServices, ex2\_period, ex2\_wcet, ex2\_deadline.

In most of the cases, according to RM policy, the deadline of each task is same as its time period. That means, the service/task has to run to completion before it invoked next.

# **Completion Time Test:**

The completion time test serves as an alternative to the scheduling point test. The completion time test says that,

$$A_n(t) = \sum_{j=1} ( T/T_j )^* C_j$$

Where,

 $_{\Gamma}t/T_{i,1}$  denotes the number of executions of  $S_{i}$  at time t.

 $(rt/T_{i,1})^* C_i$  denotes the demand of  $S_i$  in time at t.

 $A_n(t)$  is the total cumulative demand from the n tasks up to time t.

If we are able to prove that  $A_n(t)$  is less than or equal to the deadline for  $S_n$ , then it proves that  $S_n$  is feasible.

The completion\_time\_feasibility function tests whether all services in the set mentioned are feasible or not. If the service set is feasible for all the services in the set then the set is said to be feasible. If the sets miss their deadline then it is said that the service set in infeasible according to the RM policy.

The function calculates the value of  $A_n$  for each service and determines if its less than or equal to the deadline for that task. Depending upon this condition, it is decided whether the service set passes the completion time test or not.

## **Scheduling Point Test:**

According to Lehoczky, Sha, and Ding theorem, if a set of services can be shown to meet all deadlines from the critical instant up to the longest deadline of all tasks in the set, then the set is feasible. Assumption made by Liu Layland was that in worst case, all services might be requested at the same point in time. Based on this assumption, Lehoczky, Sha and Ding proposed a scheduling point test to determine whether or not a set of services are feasible.

The theorem states that,

$$\forall i, 1 \le i \le n, \min \sum_{j=1}^{i} C_j \left\lceil \frac{(l)T_k}{T_j} \right\rceil \le (l)T_k$$

$$(k, l) \in R_i$$

$$R_i = \left\{ (k, l) \middle| 1 \le k \le i, l = 1, \dots, \left\lfloor \frac{T_i}{T_k} \right\rfloor \right\}$$

- Where n is the number of tasks in the set S<sub>i</sub> to S<sub>n</sub>, where S<sub>1</sub> has higher priority than S<sub>2</sub>, and S<sub>n</sub> has higher priority than S<sub>n>1</sub>.
- j identifies S<sub>j</sub>, a service in the set between S<sub>1</sub> and S<sub>n</sub>.
- k identifies  $S_k$ , a service whose l periods must be analyzed.
- l represents the number of periods of S<sub>k</sub> to be analyzed.
- $\left[\frac{(l)T_k}{T_j}\right]$  represents the number of times  $S_j$  executes within 1 period of  $S_k$ .

is the time required by  $S_j$  to execute within 1 periods of  $S_k$ . If the sum of these times for the set of tasks is smaller than 1 period of  $S_k$ , then the service set is feasible. The code given in the feasibility test example calculates the abovementioned parameters and checks the condition to determine if that particular task set is feasible or not.

## **CHEDDAR ANALYSIS**

# **SERVICE SET 0**

Time periods: T1=2, T2=10, T3=15

Run-Times: C1=1, C2=1, C3=2

| Example 0 | Service    | Period |    | Freq f  | f0 multiple | WCET |   | Utility |        |        |        |       |        |         |         |
|-----------|------------|--------|----|---------|-------------|------|---|---------|--------|--------|--------|-------|--------|---------|---------|
|           | <b>S</b> 1 | T1     | 2  | 0.5     | 7.5         | C1   | 1 | U1      | 50.00% | LCM =  | 30     |       |        |         |         |
|           | S2         | T2     | 10 | 0.1     | 1.5         | C2   | 1 | U2      | 10.00% | LUB =  | 77.98% |       |        |         |         |
|           | <b>S</b> 3 | T3     | 15 | 0.06667 | 1           | C3   | 2 | U3      | 13.33% | Utot = | 73.33% | Slack | 26.67% | Slack+U | 100.00% |

## **RATE MONOTONIC ANALYSIS:**



Figure 5

```
Scheduling simulation, Processor CPU0:

Number of context switches: 14
Number of preemptions: 2

Task response time computed from simulation:
    Task1 *> 1 / worst
    Task3 *> 2 / worst
    Task3 *> 6 / worst
No deadline missed in the computed scheduling: the task set seems to be schedulable.

Scheduling feasibility, Processor CPU0:
1) Feasibility test based on the processor utilization factor:

The base period is 30 (see [18], page 5).
8 units of time are unused in the base period.
Processor utilization factor with deadline is 0.73333 (see [1], page 6).
Processor utilization factor with period is 0.73333 (see [1], page 6).
In the preemptive case, with RM, the task set is schedulable because the processor utilization factor with period is 0.73333 (see [1], page 6).

2) Feasibility test based on worst case task response time:

Bound on task response time: (see [2], page 3, equation 4).
    Task3 *> 6
    Task2 *> 1
    Task3 *> 6
    Task2 *> 1
    Task3 *> 2
    Task3 *> 3
    Task3 *> 3
    Task3 *> 3
    Task3 *> 4
    Task3 *> 1
    Task3 *> 4
    Task3 *> 1
    Task4 *> 1
    Ta
```

Figure 6

```
Scheduling simulation, Processor CPU0:

- Number of context switches: 14
- Number of preemptions: 2

- Task response time computed from simulation:
    Task1 => 1/worst
    Task2 => 2/worst
    Task3 => 6/worst
- No deadline missed in the computed scheduling: the task set seems to be schedulable.
```

Figure 7

```
Task name-Task2 Percot 15 Capacity 1, Desdine 15 Start inne 0, Priority 2, Capac-CPU0

Task name-Task2 Percot 15 Capacity 1, Desdine 15 Start inne 0, Priority 2, Capac-CPU0

Scheduling simulation, Processor CPU0:
Number of context switches: 14

Number of preemptions: 2

Task response time computed from simulation:
Task2 > 2 /Worst
Task2 > 2 /Worst
Task2 > 2 /Worst
Task2 > 0 / Oracle
Task and the computed scheduling: the task set seems to be schedulable.

Scheduling feasibility, Processor CPU0:

1 Peasibility test based on the processor utilization factor:

- The base period is 30 (see [18], page 5).

- 8 units of time are unused in the base period.
- Processor utilization factor with deadline is 0.73333 (see [1], page 6).
- Processor utilization factor with deadline is 0.73333 (see [1], page 6).
- In the preemptive case, with EDF, the task set is schedulable because the processor utilization factor 0.73333 is equal or less than 1.00000 (see [1], page 8, theorem 2).

2) Feasibility test based on worst case task response time:
Task1 > 1

Task2 > 0

Task3 > 10

All task deadlines will be met: the task set is schedulable.
```

Figure 8

```
Task name-Task Percot 2 Capacity - Deadline 2 Start Some 0 Priority 2 Capac-CPU0

Task name-Task2 Percot 12 Capacity - 2 Ceasiline 12 Start Some 0 Priority 2 Capac-CPU0

Scheduling simulation, Processor CPU0:
Number of context switches: 14
Number of preceptions: 2

Task response time computed from simulation:
Task 1 - No response time computed from simulation:
Task 2 - 2 Percot 12 Percot 13 Pe
```

Figure 9

**EXPLANATION FOR SERVICE SET 0:** From figure 5,6,7,8,9 and 32, it can be seen that the service set can be scheduled. The output of the code mentions that the service set is Feasible meaning, it has successfully passed the completion time test and the scheduling point test. This was confirmed by cheddar analysis for that service set. The rate monotonic test depicts that in a preemptive case, with RM, the task set is schedulable because the processor utilization factor is less than or equal to 1.00. It can also be seen that the task set is also schedulable with earliest deadline first and least laxity first.

Time Periods: T1=2 T2=5 T3=7

Run-Times: C1=1 C2=1 C3=2

| Example 1 | Service | Period |   | Freq f   | f0 multiple | WCET |   | Utility |        |        |        |
|-----------|---------|--------|---|----------|-------------|------|---|---------|--------|--------|--------|
|           | S1      | T1     | 2 | 0.5      | 3.5         | C1   | 1 | U1      | 50.00% | LCM =  | 70     |
|           | S2      | T2     | 5 | 0.2      | 1.4         | C2   | 1 | U2      | 20.00% | LUB =  | 77.98% |
|           | S3      | T3     | 7 | 0.142857 | 1           | C3   | 2 | U3      | 28.57% | Utot = | 98.57% |

#### **RATE MONOTONIC ANALYSIS:**



Figure 10

```
Task name-Task Period-2 Capacity to Deadline 2 Start time of Priority 2 Capacity

Task name-Task Period-2 Capacity to Deadline 2 Start time of Priority 2 Capacity

Task name-Task Period-2 Capacity to Deadline 2 Start time of Priority 2 Capacity

Task name-Task Period-2 Capacity to Deadline 2 Start time of Priority 2 Capacity

Task name-Task Period-2 Capacity to Deadline 2 Start time of Priority 2 Capacity

Scheduling simulation, Processor CPUO:

- Number of context switches: 68

Number of preemptions: 10

- Task response time computed from simulation:

- Task 1 > 1 / vorst

- Task 1 > 1 / vorst

- Task 2 > 4 / vorst

- Task 3 > 6 / vorst

- Task 4 / vorst

- Task 5 / vorst

- Task 6 / vorst

- Task 6 / vorst

- Task 7 / vorst

- Task 8 / vorst

- Task 9 / vorst

- T
```

Figure 11

```
Task name-Task Persos 2 Capacity 1: Desiline 2. Start time 0. Priority 2. Capacity 1.

Task name-Task Persos 2. Capacity 1: Desiline 3. Start time 0. Priority 2. Capacity 1.

Task name-Task Persos 3. Capacity 1: Desiline 3. Start time 0. Priority 2. Capacity 1.

Scheduling simulation, Processor CPUO:

Number of context switches: 68

Number of preemptions: 10

Task response time computed from simulation:
Task response time computed from simulation:
Task 2 - 4 Avorst
Task 2 - 4 Avorst
Task 3 - 5 Avorst
Task 3 - 5 Avorst
Task 3 - 6 Avorst
Task 3 - 5 Avorst
Task 3 - 5 Avorst
Task 4 - 5 Time 2 - 5 Time
```

Figure 12

**EXPLANATION FOR SERVICE SET 1**: From figure 10 and 32, it can be seen that the task set cannot be scheduled according to RM policy as Task 3 tends to miss its deadline over the period of observation (LCM of time periods of all tasks in the task set). The output of the code mentions that the service set is Infeasible, meaning that the task set failed to pass the completion time test and the scheduling point test. This was confirmed by cheddar analysis for that service set. The rate monotonic test depicts that the task set is not schedulable as some tasks tend to miss their deadline. It can be observed that the task set can be scheduled successfully by adapting a different scheduling policy like the earliest deadline first or the least laxity first. This is because in RM policy, the task with higher priority always gets the CPU resource required for its completion. By following this scheduling policy, this task set cannot be scheduled as task 3, being the least priority task, misses its deadline. On the other hand, if Earliest deadline first policy is adapted, then task 3 can also be successfully scheduled and the task set becomes schedulable.

Time Periods: T1=2 T2=5 T3=7 T4=13

Run-Times: C1=1 C2=1 C3=1 C4=2

| Example 2 | Service | Period |    | Freq f   | f0 multiple | WCET |   | Utility |        |        |        |
|-----------|---------|--------|----|----------|-------------|------|---|---------|--------|--------|--------|
|           | S1      | T1     | 2  | 0.5      | 6.5         | C1   | 1 | U1      | 50.00% | LCM =  | 910    |
|           | S2      | T2     | 5  | 0.2      | 2.6         | C2   | 1 | U2      | 20.00% |        |        |
|           | S3      | T3     | 7  | 0.142857 | 1.857143    | C3   | 1 | U3      | 14.29% | LUB =  | 75.68% |
| 11        | S4      | T4     | 13 | 0.076923 | 1           | C4   | 2 | U4      | 15.38% | Utot = | 99.67% |

## **RATE MONOTONIC ANALYSIS:**



Figure 13

```
Scheduling feasibility, Processor CPU0:

1) Feasibility test based on the processor utilization factor:

- The base period is 910 (see [18], page 5).

- 3 units of time are unused in the base period.

- Processor utilization factor with deadline is 0.99670 (see [1], page 6).

- Processor utilization factor with period is 0.99670 (see [1], page 6).

- In the preemptive case, with RM, we can not prove that the task set is schedulable because the processor utilization factor 0.99670 is more than 0.75683 (see [1], page 6].

2) Feasibility test based on worst case task response time:

- Bound on task response time: (see [2], page 3, equation 4).

Task4 => 16, missed its deadline (deadline = 13)

Task3 => 4

Task2 => 2

Task1 => 16.

- Some task deadlines will be missed: the task set is not schedulable.
```

Figure 14

#### **EARLIEST DEADLINE FIRST ANALYSIS:**

```
Task name-Task Person's Capacity t, Dessines 2, State times C, Princips 1, Capa-CRU0

Task name-Task2 Person's Capacity t, Dessines 2, State times 2, Princips 2, Capa-CRU0

Task name-Task3 Person's Capacity t, Dessines 2, State times 2, Princips 2, Capa-CRU0

Scheduling simulation, Processor CPU0:

Number of context switches: 904

Number of premptions: 70

Task response time computed from simulation:
Task1 = 1 Avorat
Task2 > 3 Avorat
Task2 > 3 Avorat
Task2 > 3 Avorat
Task3 > 6 Avorat
Task3 = 1 Avorat
Task2 > 1 Avorat
Task4 > 1 Task4 = 1 Avorat
Task5 = 1 Avorat
```

Figure 15

#### **LEAST LAXITY FIRST ANALYSIS:**



Figure 16

**EXPLANATION FOR SERVICE SET 2**: It can be observed that this task set fails to satisfy the completion time test and the scheduling point test. Thus, this task is not feasible. However, if this task set is scheduled using EDF or LLF policy, then this task set can be scheduled.

Time Periods: T1=3 T2=5 T3=15

Run-Times: C1=1 C2=2 C3=3

| Example 3 | Services | Freq f   | f0 multiple | Period |    | WCET |   | Utility |      |        |        |       |       |         |         |
|-----------|----------|----------|-------------|--------|----|------|---|---------|------|--------|--------|-------|-------|---------|---------|
|           | S1       | 0.333333 | 5           | T1     | 3  | C1   | 1 | U1      | 0.33 | LCM =  | 15     |       |       |         |         |
|           | S2       | 0.2      | 3           | T2     | 5  | C2   | 2 | U2      | 0.4  | LUB =  | 77.98% |       |       |         |         |
|           | S3       | 0.066667 | 1           | T3     | 15 | C3   | 3 | U3      | 0.2  | Utot = | 93.33% | Slack | 6.67% | Slack+U | 100.00% |

## **RATE MONOTONIC ANALYSIS:**



Figure 17

Figure 18

```
Task name-Task2 Periods 2 Capacity- 2 Deadline- 3 Start Sime- 0 Priority- 1 Cpu-CPU0

Task name-Task2 Periods 5 Capacity- 2 Deadline- 3 Start Sime- 0 Priority- 2 Cpu-CPU0

Scheduling simulation, Processor CPU0:
Number of context switches: 11
Number of preemptions: 3

Task response time computed from simulation:
Task1 > 3 *vorst
Task2 > 3 *vorst
Task2 > 3 *vorst
Task2 > 3 *vorst
Task3 > 14*vorst

Task3 > 14*vorst

Task3 = 14*vorst

Task4 = 1
```

Figure 19

**EXPLANATION FOR SERVICE SET 3:** It can be observed that this task set is successful in passing the completion time test and the scheduling point test. Thus, this task is feasible. This task set can also be scheduled using EDF or LLF policy.

Time Periods: T1=2 T2=4 T3=16

Run-Times: C1=1 C2=1 C3=4

| Example 4 | Services | Freq f | f0 multiple | Period |    | WCET |   | Utility |      |        |         |
|-----------|----------|--------|-------------|--------|----|------|---|---------|------|--------|---------|
|           | S1       | 0.5    | 8           | T1     | 2  | C1   | 1 | U1      | 0.5  | LCM =  | 16      |
|           | S2       | 0.25   | 4           | T2     | 4  | C2   | 1 | U2      | 0.25 | LUB =  | 77.98%  |
|           | S3       | 0.0625 | 1           | T3     | 16 | C3   | 4 | U3      | 0.25 | Utot = | 100.00% |

#### **RATE MONOTONIC ANALYSIS:**



Figure 20

```
Task namew Task? Period- 2 Capacity- 1 Desdition- 2 Education- 2 Educa
```

Figure 21

```
Task name-Task2 Period-2 Capacity-1 Deadline-2 Start name-0 Priority-1 Cpur-CPU0

Task name-Task2 Period-4 Capacity-1 Deadline-4 Start name-0 Priority-2 Cpur-CPU0

Scheduling simulation, Processor CPU0:
Number of context switches: 15
Number of preemptions: 3

Task response time computed from simulation:
Task1 > 2 / vorst
Task2 > 2 / vorst
Task2 > 2 / vorst
Task2 > 2 / vorst
Task3 > 16 / vorst
Task4 > 16 / vorst
Task5 > 16 / vorst
Task5 > 18 / vorst
Task5 > 18 / vorst
Task6 / vorst
Task6 / vorst
Task7 > 18 / vorst
Task7 > 18 / vorst
Task8 / vorst
Task
```

Figure 22

**EXPLANATION FOR SERVICE SET 4:** It can be observed that this task set is successful in passing the completion time test and the scheduling point test. Thus, this task is feasible. This task set can also be scheduled using EDF or LLF policy.

Time Periods: T1=2 T2=5 T3=10

Run-Times: C1=1 C2=2 C3=1

| Example 5 | Service | Period |    | Freq f | f0 multiple | WCET |   | Utility |     |        |         |
|-----------|---------|--------|----|--------|-------------|------|---|---------|-----|--------|---------|
|           | S1      | T1     | 2  | 0.5    | 5           | C1   | 1 | U1      | 0.5 | LCM =  | 10      |
|           | S2      | T2     | 5  | 0.2    | 2           | C2   | 2 | U2      | 0.4 | LUB =  | 77.98%  |
|           | S3      | T3     | 10 | 0.1    | 1           | C3   | 1 | U3      | 0.1 | Utot = | 100.00% |

## **RATE MONOTONIC ANALYSIS:**



Figure 23

```
Task name-Task Period-2 (Specify t) Credition 2, Start Sime 4, Priority 1, Cput-CPU0

Task name-Task Period-2 (Specify 2) Credition 2, Start Sime 4, Priority 2, Cput-CPU0

Task name-Task Period-2 (Specify 2) Credition 2, Start Sime 4, Priority 2, Cput-CPU0

Task name-Task Period-2 (Specify 2) Credition 2, Start Sime 4, Priority 2, Cput-CPU0

Scheduling simulation, Processor CPU0:
Number of context switches: 9
Number of promptions: 2

Task 1 > 1 - Verorst
Task 2 > 4 - Verorst
Task 3 - Verorst
- No deadline missed in the computed scheduling: the task set seems to be schedulable.

Scheduling feasibility, Processor CPU0:
1) Feasibility test based on the processor utilization factor:
- The base period is 10 (see [18], page 5).
- O units of time are unused in the base period.
- Processor utilization factor with deadline is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with deadline see the schedulable because the processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with deadline see the schedulable because the processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see [1], page 6).
- Processor utilization factor with period is 1.00000 (see
```

Figure 24

Figure 25

**EXPLANATION FOR SERVICE SET 5:** It can be observed that this task set is successful in passing the completion time test and the scheduling point test. Thus, this task is feasible. This task set can also be scheduled using EDF or LLF policy.

Time Periods: T1=3 T2=6 T3=9

Run-Times: C1=1 C2=2 C3=3

| Example 1 | Service | Period |   | Freq f   | f0 multiple | WCET |   | Utility |        |        |         |
|-----------|---------|--------|---|----------|-------------|------|---|---------|--------|--------|---------|
|           | S1      | T1     | 3 | 0.333333 | 3           | C1   | 1 | U1      | 33.33% | LCM =  | 18      |
|           | S2      | T2     | 6 | 0.166667 | 1.5         | C2   | 2 | U2      | 33.33% | LUB =  | 77.98%  |
|           | S3      | T3     | 9 | 0.111111 | 1           | C3   | 3 | U3      | 33.33% | Utot = | 100.00% |

#### **RATE MONOTONIC ANALYSIS:**



Figure 26

```
Task name-Task3 Period-2 Capacity-1 Capacity-1 Capacity-2 Capacity
```

Figure 27

Figure 28

<u>EXPLANATION FOR SERVICE SET 6</u>: It can be observed that this task set fails to satisfy the completion time test and the scheduling point test. Thus, this task is not feasible. However, if this task set is scheduled using EDF or LLF policy, then this task set can be scheduled. The reason for this is similar to the case as explained for service set 1.

Time Periods: T1=2 T2=4 T3=7

Run-Times: C1=1 C2=1 C3=1

| Example 4 | Services | Freq f   | f0 multiple | Period |   | WCET |   | Utility |          |        |        |        |         |
|-----------|----------|----------|-------------|--------|---|------|---|---------|----------|--------|--------|--------|---------|
|           | S1       | 0.5      | 3.5         | T1     | 2 | C1   | 1 | U1      | 0.5      | LCM =  | 28     |        |         |
|           | S2       | 0.25     | 1.75        | T2     | 4 | C2   | 1 | U2      | 0.25     | LUB =  | 77.98% |        |         |
|           | S3       | 0.142857 | 1           | T3     | 7 | C3   | 1 | U3      | 0.142857 | Utot = | 89.29% | 10.71% | 100.00% |

#### **RATE MONOTONIC ANALYSIS:**



Figure 29

Figure 30

```
Task name-Task2 Pence-2 Capacity - Deadline-2 Start time-0 Priority-1 Capacity

Task name-Task3 Pence-2 Capacity - Deadline-2 Start time-0 Priority-2 Capacity

Scheduling simulation, Processor CPU0:

Number of context switches: 22

Number of preemptions: 0

Task response time computed from simulation:

Task1 - No response time computed from simulation:

Task2 - 2 Zworst

Task2 - 2 Zworst

Task3 - 4 Zworst

Task3 - 4 Zworst

Task3 - 4 Zworst

Task3 - 5 Zworst

Task4 - 5 Zworst

Task5 Zworst

Task6 Zworst

Task7 Zworst

Task7 Zworst

Task6 Zworst

Task6 Zworst

Task7 Zworst

Task7 Zworst

Task7 Zworst

Task7 Zworst

Task7 Zworst

Task7 Zworst

Task8 Zw
```

Figure 31

**EXPLANATION FOR SERVICE SET 7:** It can be observed that this task set is successful in passing the completion time test and the scheduling point test. Thus, this task is feasible. This task set can also be scheduled using EDF or LLF policy.

Time Periods: T1=2 T2=5 T3=10

Run-Times: C1=1 C2=1 C3=3

| Example Harmonic | Service | Freq f | f0 multiple | Period T |    |    |   |    |        |           |         | LCM/T |
|------------------|---------|--------|-------------|----------|----|----|---|----|--------|-----------|---------|-------|
|                  | S1      | 0.5    | 5           | T1       | 2  | C1 | 1 | U1 | 50.00% | LCM =     | 10      | 5     |
|                  | S2      | 0.2    | 2           | T2       | 5  | C2 | 1 | U2 | 20.00% | LUB =     | 77.98%  | 2     |
|                  | S3      | 0.1    | 1           | T3       | 10 | C3 | 3 | U3 | 30.00% | U total = | 100.00% | 1     |

## **RATE MONOTONIC ANALYSIS:**



Figure 32

```
Task name-Task Period 2 Capacity to Deadline 2 Start Sime 0 Priority 1 Capacity 1 Capacity 2 Start Sime 0 Priority 2 Capacity 2 Capacity 2 Start Sime 0 Priority 2 Capacity 2 Capacity 2 Capacity 2 Start Sime 0 Priority 2 Capacity 3 Capacity 2 Capacity 2 Capacity 2 Capacity 3 Capacity 3
```

Figure 33

Figure 34

**EXPLANATION FOR SERVICE SET 8:** It can be observed that this task set is successful in passing the completion time test and the scheduling point test. Thus, this task is feasible. This task set can also be scheduled using EDF or LLF policy.

# **Test Results for Modified Feasibility Example Code:**

Figure 35

**4.** Provide 3 constraints that are made on the RM LUB derivation and 3 assumptions as documented in the Liu and Layland paper and in Chapter 3 of RTECS with Linux and RTOS. Finally, list 3 key derivation steps in the RM LUB derivation that you either do not understand or that you would consider "tricky" math. Attempt to describe the rationale for those steps as best you can do based upon reading in Chapter 3 of RTECS with Linux and RTOS.

## Ans: Three assumptions documented in the Liu Layland paper:

- 1) Requests for all tasks for which hard deadlines exist are periodic, with constant interval between requests.
- 2) The tasks are independent in that requests for a certain task do not depend on the initiation or the completion of requests for other tasks.
- 3) Run-time for each task is constant for that task and does not vary with time.

## Three constraints made on RM LUB derivation:

- 1) The deadline for a task is equal to its time period. This means that each task should provide response before the next time it is about to occur. This makes the derivation a lot simpler.
- 2) The time taken by the CPU to switch between lower and higher priority task has not been considered. This is because the time taken to context switch can vary and hence can make the derivation of the RM LUB more complex. Thus, to avoid this complexity, the time taken in context switching between multiple tasks has not been taken into account.
- 3) For the assumption (Each task must be completed before a next request for it occurs) to hold true, a small but significant amount of buffering hardware must exist for each peripheral function.

# **Three Key derivation Steps:**

1) After reading the Lui Layland paper, I was not able to understand how exactly the authors arrived at the equations of  $C_1$  and  $C_2$ . After referring to the RTES book, I could understand how  $C_1$  and  $C_2$  arrived.

The first case of the RM LUB derivation states that  $C_1$  is short enough to fit all three releases in  $T_2$ . This derivation made more sense when this was explained using the following diagram.



Figure 36

In this case, all the three  $S_1$  releases that require  $C_1$  execution time fit in time period  $T_2$ . The equation of  $C_1$  is,

$$C_1 \le T_2 - T_1 \left\lfloor T_2 / T_1 \right\rfloor$$

Based on C<sub>1</sub>, C<sub>2</sub> was also calculated using its time period and the interference from C<sub>1</sub>.

- 2) The one statement in the proof says that "The smallest I possible is 1, and the LUB for U occurs when I is minimized, so we substitute 1 for I". Here, I was not able to understand how exactly putting value of I as 1 will affect the LUB.
- 3) In the Liu Layland paper, it is stated that U monotonically decreases in C<sub>1</sub>. But after reading through the proof provided in the RTECS book, the explanation provided to prove that U decreases monotonically with increase in C<sub>1</sub> helped clear that doubt. The graphical plot shown below provides a visual context to the statement made in the Liu Layland paper. The manner in which the explanation is broken down helps provide a clear understanding of the statement "U decreases monotonically with increase in C<sub>1</sub>".



Figure 37

## **TABLE OF FIGURES:**

| Figure No. | Figure Name                               |
|------------|-------------------------------------------|
| 1.         | Execution of commands (login, whoami)     |
| 2.         | Execution of command (logout)             |
| 3.         | Adding of username in "visudo" file       |
| 4.         | Test Results for Feasibility Example Code |
| 5.         | RM analysis of Service set 0              |
| 6.         | RM analysis of Service set 0              |
| 7.         | RM analysis of Service set 0              |
| 8.         | EDF analysis of Service set 0             |
| 9.         | LLF analysis of Service set 0             |
| 10.        | RM analysis of Service set 1              |
| 11.        | EDF analysis of Service set 1             |
| 12.        | LLF analysis of Service set 1             |
| 13.        | RM analysis of Service set 2              |
| 14.        | RM analysis of Service set 2              |

| 15. | EDF analysis of Service set 2                                                 |
|-----|-------------------------------------------------------------------------------|
| 16. | LLF analysis of Service set 2                                                 |
| 17. | RM analysis of Service set 3                                                  |
| 18. | EDF analysis of Service set 3                                                 |
| 19. | LLF analysis of Service set 3                                                 |
| 20. | RM analysis of Service set 4                                                  |
| 21. | EDF analysis of Service set 4                                                 |
| 22. | LLF analysis of Service set 4                                                 |
| 23. | RM analysis of Service set 5                                                  |
| 24. | EDF analysis of Service set 5                                                 |
| 25. | LLF analysis of Service set 5                                                 |
| 26. | RM analysis of Service set 6                                                  |
| 27. | EDF analysis of Service set 6                                                 |
| 28. | LLF analysis of Service set 6                                                 |
| 29. | RM analysis of Service set 7                                                  |
| 30. | EDF analysis of Service set 7                                                 |
| 31. | LLF analysis of Service set 7                                                 |
| 32. | RM analysis of Service set 8                                                  |
| 33. | EDF analysis of Service set 8                                                 |
| 34. | LLF analysis of Service set 8                                                 |
| 35. | Test results for modified feasibility code                                    |
| 36. | Graphical representation of derivation of C <sub>1</sub>                      |
| 37. | Graph representing U monotonically decreasing with increase in C <sub>1</sub> |
|     |                                                                               |

# **REFERENCES:**

- [1] Liu Layland paper <a href="http://mercury.pr.erau.edu/~siewerts/cec450/documents/Papers/liu\_layland.pdf">http://mercury.pr.erau.edu/~siewerts/cec450/documents/Papers/liu\_layland.pdf</a>
- [2] Real-time embedded components and systems with Linux and RTOS by Sam Siewert and John Pratt.
- [3] Architecture of the space shuttle primary avionics software system by *Gene Carlow*.
- [4] Cheddar software for scheduling analysis.
- [5] GitHub Link: https://github.com/omraheja/Real-Time-Embedded-Systems-ECEN-5623