# Lab 7: Latches and Flip-flops

## Preparation tasks

Characteristic equations and completed tables for D, JK, T flip-flops

#### D Flip flop

|   | clk | d | q(n) | q(n+1) | Comments |
|---|-----|---|------|--------|----------|
|   | 1   | 0 | 0    | 0      |          |
| , | 1   | 0 | 1    | 0      |          |
| , | 1   | 1 | 0    | 1      |          |
| , | 1   | 1 | 1    | 1      |          |

#### JK Flip flop

| clk | j | k | q(n) | q(n+1) | Comments        |
|-----|---|---|------|--------|-----------------|
| 1   | 0 | 0 | 0    | 0      | No change       |
| 1   | 0 | 0 | 1    | 1      | No change       |
| 1   | 0 | 1 | 0    | 0      | Reset           |
| 1   | 0 | 1 | 1    | 0      | Reset           |
| 1   | 1 | 0 | 0    | 1      | Set             |
| 1   | 1 | 0 | 1    | 1      | Set             |
| 1   | 1 | 1 | 0    | 1      | Inverted output |
| 1   | 1 | 1 | 1    | 0      | Inverted output |

#### T Flip flop

|   | clk | t | q(n) | q(n+1) | Comments |
|---|-----|---|------|--------|----------|
|   | 1   | 0 | 0    | 0      | Кеер q   |
|   | 1   | 0 | 1    | 1      | Кеер q   |
|   | 1   | 1 | 0    | 1      | Toggle q |
| • | 1   | 1 | 1    | 0      | Toggle q |

### D latch

VHDL code for p\_d\_latch

```
p_d_latch : process(d, arst, en)
begin
    if (arst = '1') then
        q <= '0';
        q_bar <= '1';
    elsif (en = '1') then
        q <= d;
        q_bar <= not d;
    end if;
end process;</pre>
```

#### Stimulus process from tb\_d\_latch.vhd

```
uut_p_d_latch : entity work.d_latch
    port map(
         en => enable,
         arst => async_reset,
         d \Rightarrow d,
         q \Rightarrow q
         q_bar => q_bar
    );
p_clk_gen : process
begin
    d <= '0';
    enable <= '0';
    async_reset <= '1';</pre>
    wait for 50 ns;
    async_reset <= '0';</pre>
    wait for 50 ns;
    d <= '1';
    wait for 50 ns;
    enable <= '1';</pre>
    d <= '0';
    wait for 50 ns;
    d <= '1';
    wait;
end process;
```

#### Simulated waveform for d latch



### Flip-flops

#### VHDL code for p\_d\_ff\_arst.vhd

```
p_d_ff_arst : process(clk,arst,d)
begin
    if (arst = '1') then
        q <= '0';
        q_bar <= '1';</pre>
    end if;
    if (rising_edge(clk)) then
        if (d = '0') then
             q <= '0';
             q_bar <= '1';</pre>
         else
             q <= '1';
             q_bar <= '0';</pre>
         end if;
    end if;
end process;
```

#### VHDL code for p\_d\_ff\_rst.vhd

```
p_d_ff_rst : process(clk,rst,d)
begin
    if (rising_edge(clk)) then
        if (d = '0') then
             q <= '0';
             q_bar <= '1';</pre>
         else
             q <= '1';
             q_bar <= '0';</pre>
        end if;
        if (rst = '1') then
             q <= '0';
             q_bar <= '1';</pre>
         end if;
    end if;
end process;
```

#### VHDL code for p\_jk\_ff\_rst.vhd

```
p_jk_ff_rst : process(clk, rst, j, k, s_q)
begin
    if (rising_edge(clk)) then
        if (rst = '1') then
        s_q <= '0';</pre>
```

```
end if;
        if (j = '0') then
            if (k = '1') then -- reset
                s_q <= '0';
            end if; -- if j and k = 0, there is no change
        else -- j = 1
            if (k = '0') then -- set
                s_q <= '1';
            else -- invert
               s_q <= not s_q;
            end if;
        end if;
        if (rst = '1') then
            s_q <= '0';
        end if;
    end if;
end process;
q \le s_q;
q_bar <= not s_q;</pre>
```

#### VHDL code for p\_t\_ff\_rst .vhd

#### VHDL clock process from testbench files

```
clock : process
begin
  while now < 400ns
    loop
    s_clk <= '0';</pre>
```

```
wait for 10ns;
s_clk <= '1';
wait for 10ns;
end loop;
wait;
end process;</pre>
```

#### VHDL reset process from testbench files

```
reset : process
begin
    s_rst <= '0';
    wait for 5 ns;
    s_rst <= '1';
    wait for 10 ns;
    s_rst <= '0';
    wait;
end process;</pre>
```

#### VHDL stimulus process from testbench file tb\_d\_ff\_arst.vhd

```
stimulus : process
begin
    s_d <= '0';
    wait for 15 ns;
    s_d <= '1';
    wait for 10 ns;
    s_d <= '1';
    wait for 10 ns;
    s_d <= '0';
    wait for 10 ns;
    wait for 10 ns;
    wait;
end process;</pre>
```

#### VHDL stimulus process from testbench file tb\_d\_ff\_rst.vhd

```
stimulus : process
begin

    s_d <= '0';
    wait for 15 ns;
    s_d <= '1';
    wait for 10 ns;
    s_d <= '1';
    wait for 10 ns;
    s_d <= '0';
    wait for 10 ns;</pre>
```

```
wait;
end process;
```

#### VHDL stimulus process from testbench file tb\_jk\_ff\_rst.vhd

```
stimulus : process
    begin
        s_j <= '0';
        s_k <= '0';
        wait for 20 ns;
        s_j <= '0';
        s_k <= '1';
        wait for 20 ns;
        s_j <= '1';
        s_k <= '0';
        wait for 20 ns;
        s_j <= '1';
        s_k <= '1';
        wait for 20 ns;
        s_j <= '1';
        s_k <= '1';
        wait for 20 ns;
        s_j <= '1';
        s_k <= '0';
        wait for 20 ns;
        s_j <= '0';
        s_k <= '0';
        wait for 20 ns;
        s_j <= '0';
        s_k <= '1';
        wait for 20 ns;
        s_j <= '0';
        s_k <= '0';
        wait;
    end process;
```

#### VHDL stimulus process from testbench file tb\_t\_ff\_rst.vhd

```
stimulus : process
begin

    s_t <= '0';
    wait for 20 ns;
    s_t <= '1';
    wait for 20 ns;
    s_t <= '0';
    wait for 20 ns;
    s_t <= '1';
    wait for 20 ns;
    s_t <= '1';
    wait for 20 ns;
    s_t <= '1';
    wait for 20 ns;
    s_t <= '0';</pre>
```

```
wait;
end process;
```

#### Screenshots of simulated waveforms

#### D flip flop with asynchronized reset



#### D flip flop with synchronized reset



#### JK flip flop with synchronized reset



#### T flip flop with synchronized reset



Shift register schematics

