# FU05 Computer Architecture

7. Datapath (データパス)

#### Ben Abdallah Abderazek

E-mail: benab@u-aizu.ac.jp

#### Introduction

- CPU performance factors
  - Instruction count
    - Determined by ISA and compiler
  - CPI and Cycle time
    - Determined by CPU hardware
- We will examine two MIPS implementations
  - A simplified version
  - A more realistic pipelined version
- Simple subset, shows most aspects
  - Memory reference: 1w, sw
  - Arithmetic/logical: add, sub, and, or, slt
  - Control transfer: beq, j

#### Instruction Execution

- PC → instruction memory, fetch instruction
- Register numbers → register file, read registers
- Depending on instruction class
  - Use ALU to calculate
    - Arithmetic result
    - Memory address for load/store
    - Branch target address
  - Access data memory for load/store
  - PC ← target address or PC + 4

### **CPU Overview**



### Multiplexers



### **Control**



### **Logic Design Basics**

- Information encoded in binary
  - Low voltage = 0, High voltage = 1
  - One wire per bit
  - Multi-bit data encoded on multi-wire buses
- Combinational element
  - Operate on data
  - Output is a function of input
- State (sequential) elements
  - Store information

#### **Combinational Elements**

- AND-gate
  - Y = A & B

- Multiplexer
  - Y = S ? I1 : I0



Adder

$$Y = A + B$$



Arithmetic/Logic Unit

• 
$$Y = F(A, B)$$



### **Sequential Elements**

- Register: stores data in a circuit
  - Uses a clock signal to determine when to update the stored value
  - Edge-triggered: update when Clk changes from 0 to 1



### **Sequential Elements**

- Register with write control
  - Only updates on clock edge when write control input is 1
  - Used when stored value is required later



### **Clocking Methodology**

- Combinational logic transforms data during clock cycles
  - Between clock edges
  - Input from state elements, output to state element
  - Longest delay determines clock period



### **Building a Datapath**

- Datapath
  - Elements that process data and addresses in the CPU
    - Registers, ALUs, mux's, memories, ...
- We will build a MIPS datapath incrementally
  - Refining the overview design

#### **Instruction Fetch**



#### **R-Format Instructions**

- Read two register operands
- Perform arithmetic/logical operation
- Write register result



#### **Load/Store Instructions**

- Read register operands
- Calculate address using 16-bit offset
  - Use ALU, but sign-extend offset
- Load: Read memory and update register
- Store: Write register value to memory



a. Data memory unit

b. Sign extension unit

#### **Branch Instructions**

- Read register operands
- Compare operands
  - Use ALU, subtract and check Zero output
- Calculate target address
  - Sign-extend displacement
  - Shift left 2 places (word displacement)
  - Add to PC + 4
    - Already calculated by instruction fetch

#### **Branch Instructions**



### **Composing the Elements**

- First-cut data path does an instruction in one clock cycle
  - Each datapath element can only do one function at a time
  - Hence, we need separate instruction and data memories
- Use multiplexers where alternate data sources are used for different instructions

## R-Type/Load/Store Datapath



### **Full Datapath**



#### **ALU Control**

- ALU used for
  - Load/Store: F = add
  - Branch: F = subtract
  - R-type: F depends on funct field

| ALU control | Function         |
|-------------|------------------|
| 0000        | AND              |
| 0001        | OR               |
| 0010        | add              |
| 0110        | subtract         |
| 0111        | set-on-less-than |
| 1100        | NOR              |

#### **ALU Control**

- Assume 2-bit ALUOp derived from opcode
  - Combinational logic derives ALU control

| opcode | ALUOp | Operation        | funct      | ALU function     | ALU control |  |
|--------|-------|------------------|------------|------------------|-------------|--|
| lw     | 00    | load word        | XXXXXX     | add              | 0010        |  |
| SW     | 00    | store word       | XXXXXX add |                  | 0010        |  |
| beq    | 01    | branch equal     | XXXXXX     | subtract         | 0110        |  |
| R-type | 10    | add              | 100000     | add              | 0010        |  |
|        |       | subtract         | 100010     | subtract         | 0110        |  |
|        |       | AND              | 100100     | AND              | 0000        |  |
|        |       | OR               | 100101     | OR               | 0001        |  |
|        |       | set-on-less-than | 101010     | set-on-less-than | 0111        |  |

#### **The Main Control Unit**

Control signals derived from instruction

| ,              |          |                |                 |          |                |              |    |                        |  |
|----------------|----------|----------------|-----------------|----------|----------------|--------------|----|------------------------|--|
| R-type         | 0        | rs             | rt              | ľ        | <sup>-</sup> d | shar         | mt | funct                  |  |
|                | 31:26    | 25:21          | 20:16           | 15       | 5:11           | 10:          | 6  | 5:0                    |  |
| Load/<br>Store | 35 or 43 | rs             | rt              |          | address        |              |    |                        |  |
| Clore          | 31:26    | 25:21          | 20:16 1         |          | 15:0           |              |    |                        |  |
| Branch         | 4        | rs             | rt              |          | address        |              |    |                        |  |
| ·              | 31:26    | 25:21          | 20:16           |          | 15:0           |              |    |                        |  |
|                |          |                | \               | <u> </u> |                |              |    |                        |  |
|                | opcode   | always<br>read | read,<br>except |          | R-t            | e for<br>ype |    | sign-extend<br>and add |  |
|                |          |                | for load        |          | and            | load         |    |                        |  |