# **Microarchitecture**

7

### 7.1 INTRODUCTION

In this chapter, you will learn how to piece together a microprocessor. Indeed, you will puzzle out three different versions, each with different trade-offs between performance, cost, and complexity.

To the uninitiated, building a microprocessor may seem like black magic. But it is actually relatively straightforward and, by this point, you have learned everything you need to know. Specifically, you have learned to design combinational and sequential logic given functional and timing specifications. You are familiar with circuits for arithmetic and memory. And you have learned about the RISC-V architecture, which specifies the programmer's view of the RISC-V processor in terms of registers, instructions, and memory.

This chapter covers *microarchitecture*, which is the connection between logic and architecture. Microarchitecture is the specific arrangement of registers, arithmetic logic units (ALUs), finite state machines (FSMs), memories, and other logic building blocks needed to implement an architecture. A particular architecture, such as RISC-V, may have many different microarchitectures, each with different trade-offs of performance, cost, and complexity. They all run the same programs, but their internal designs vary widely. We design three different microarchitectures in this chapter to illustrate the trade-offs.

### 7.1.1 Architectural State and Instruction Set

Recall that a computer architecture is defined by its instruction set and architectural state. The *architectural state* for the RISC-V processor consists of the program counter and the 32 32-bit registers. Any RISC-V microarchitecture must contain all of this state. Based on the current architectural state, the processor executes a particular instruction with a particular set of data to produce a new architectural state. Some

- 7.1 Introduction
- 7.2 **Performance Analysis**
- 7.3 Single-Cycle Processor
- 7.4 Multicycle Processor
- 7.5 Pipelined Processor
- 7.6 HDL Representation\*
- 7.7 Advanced Microarchitecture\*
- 7.8 Real-World Perspective: Evolution of RISC-V Microarchitecture\*
- **7.9 Summary**

Exercises

**Interview Questions** 



The architectural state is the information necessary to define what a computer is doing. If one were to save a copy of the architectural state and contents of memory, then turn off a computer, then turn it back on and restore the architectural state and memory, the computer would resume the program it was running, unaware that it had been powered off and back on. Think of a science fiction novel in which the protagonist's brain is frozen, then thawed years later to wake up in a new world.

At the very least, the program counter must have a reset signal to initialize its value when the processor turns on. Upon reset, RISC-V processors normally initialize the PC to a low address in memory, such as 0x00001000, and we start our programs there.

microarchitectures contain additional *nonarchitectural state* to either simplify the logic or improve performance; we point this out as it arises.

To keep the microarchitectures easy to understand, we focus on a subset of the RISC-V instruction set. Specifically, we handle the following instructions:

- ▶ R-type instructions: add, sub, and, or, slt
- ▶ Memory instructions: Tw, sw
- ▶ Branches: beq

These particular instructions were chosen because they are sufficient to write useful programs. Once you understand how to implement these instructions, you can expand the hardware to handle others.

### 7.1.2 Design Process

We divide our microarchitectures into two interacting parts: the *data-path* and the *control unit*. The datapath operates on words of data. It contains structures such as memories, registers, ALUs, and multiplexers. We are implementing the 32-bit RISC-V (RV32I) architecture, so we use a 32-bit datapath. The control unit receives the current instruction from the datapath and tells the datapath how to execute that instruction. Specifically, the control unit produces multiplexer select, register enable, and memory write signals to control the operation of the datapath.

A good way to design a complex system is to start with hardware containing the state elements. These elements include the memories and the architectural state (the program counter and registers). Then, add blocks of combinational logic between the state elements to compute the new state based on the current state. The instruction is read from part of memory; load and store instructions then read or write data from another part of memory. Hence, it is often convenient to partition the overall memory into two smaller memories, one containing instructions and the other containing data. Figure 7.1 shows a block diagram with the four state elements: the program counter, register file, and instruction and data memories.

In this chapter, heavy lines indicate 32-bit data busses. Medium lines indicate narrower busses, such as the 5-bit address busses on the register file. Narrow lines indicate 1-bit wires, and blue lines are used for control signals, such as the register file write enable. Registers usually have a reset input to put them into a known state at start-up, but reset is not shown to reduce clutter.

The *program counter* (PC) points to the current instruction. Its input, *PCNext*, indicates the address of the next instruction.

**7.1 Introduction** 395



Figure 7.1 State elements of a RISC-V processor

The *instruction memory* has a single read port. It takes a 32-bit instruction address input, *A*, and reads the 32-bit data (i.e., instruction) from that address onto the read data output, *RD*.

The 32-element × 32-bit register file holds registers  $\times 0^- \times 31$ . Recall that  $\times 0$  is hardwired to 0. The register file has two read ports and one write port. The read ports take 5-bit address inputs, A1 and A2, each specifying one of the  $2^5 = 32$  registers as source operands. The register file places the 32-bit register values onto read data outputs RD1 and RD2. The write port, port 3, takes a 5-bit address input, A3; a 32-bit write data input, A3; a write enable input, A3; and a clock. If its write enable (A3) is asserted, then the register file writes the data (A3) into the specified register (A3) on the rising edge of the clock.

The *data memory* has a single read/write port. If its write enable, *WE*, is asserted, then it writes data *WD* into address *A* on the rising edge of the clock. If its write enable is 0, then it reads from address *A* onto the read data bus, *RD*.

The instruction memory, register file, and data memory are all read *combinationally*. In other words, if the address changes, then the new data appears at *RD* after some propagation delay; no clock is involved. The clock controls writing only. These memories are written only on the rising edge of the clock. In this fashion, the state of the system is changed only at the clock edge. The address, data, and write enable must set up before the clock edge and must remain stable until a hold time after the clock edge.

Because the state elements change their state only on the rising edge of the clock, they are synchronous sequential circuits. A microprocessor

This is an oversimplification used to treat the instruction memory as a ROM. In most real processors, the instruction memory must be writable so that the operating system (OS) can load a new program into memory. The multicycle microarchitecture described in Section 7.4 is more realistic in that it uses a single memory that contains both instructions and data and that can be both read and written.

is built of clocked state elements and combinational logic, so it too is a synchronous sequential circuit. Indeed, a processor can be viewed as a giant finite state machine or as a collection of simpler interacting state machines.

### 7.1.3 Microarchitectures

In this chapter, we develop three microarchitectures for the RISC-V architecture: single-cycle, multicycle, and pipelined. They differ in how the state elements are connected and in the amount of nonarchitectural state needed.

The *single-cycle microarchitecture* executes an entire instruction in one cycle. It is easy to explain and has a simple control unit. Because it completes the operation in one cycle, it does not require any nonarchitectural state. However, the cycle time is limited by the slowest instruction. Moreover, the processor requires separate instruction and data memories, which is generally unrealistic.

The *multicycle microarchitecture* executes instructions in a series of shorter cycles. Simpler instructions execute in fewer cycles than complicated ones. Moreover, the multicycle microarchitecture reduces the hardware cost by reusing expensive hardware blocks, such as adders and memories. For example, the adder may be used on different cycles for several purposes while carrying out a single instruction. The multicycle microprocessor accomplishes this by introducing several nonarchitectural registers to hold intermediate results. The multicycle processor executes only one instruction at a time, but each instruction takes multiple clock cycles. This processor requires only a single memory, accessing it on one cycle to fetch the instruction and on another to read or write data. Because they use less hardware than single-cycle processors, multicycle processors were the historical choice for inexpensive systems.

The *pipelined microarchitecture* applies pipelining to the single-cycle microarchitecture. It therefore can execute several instructions simultaneously, improving the throughput significantly. Pipelining must add logic to handle dependencies between simultaneously executing instructions. It also requires nonarchitectural pipeline registers. Pipelined processors must access instructions and data in the same cycle; they generally use separate instruction and data caches for this purpose, as discussed in Chapter 8. The added logic and registers are worthwhile; all commercial high-performance processors use pipelining today.

We explore the details and trade-offs of these three microarchitectures in the subsequent sections. At the end of the chapter, we briefly mention additional techniques that are used to achieve even more speed in modern high-performance microprocessors.

Examples of classic multicycle processors include the 1947 MIT Whirlwind, the IBM System/360, the Digital Equipment Corporation VAX, the 6502 used in the Apple II, and the 8088 used in the IBM PC. Multicycle microarchitectures are still used in inexpensive microcontrollers such as the 8051, the 68HC11, and the PIC16-series found in appliances, toys, and gadgets.

Intel processors have been pipelined since the 80486 was introduced in 1989. Nearly all RISC microprocessors are also pipelined, and all commercial RISC-V processors have been pipelined. Because of the decreasing cost of transistors, pipelined processors now cost fractions of a penny, and the entire system, with memory and peripherals, costs 10's of cents. Thus, pipelined processors are replacing their slower multicycle siblings in even the most cost-sensitive applications.

### 7.2 PERFORMANCE ANALYSIS

As we mentioned, a particular processor architecture can have many microarchitectures with different cost and performance trade-offs. The cost depends on the amount of hardware required and the implementation technology. Precise cost calculations require detailed knowledge of the implementation technology but, in general, more gates and more memory mean more dollars.

This section lays the foundation for analyzing performance. There are many ways to measure the performance of a computer system, and marketing departments are infamous for choosing the method that makes their computer look fastest, regardless of whether the measurement has any correlation to real-world performance. For example, microprocessor makers often market their products based on the clock frequency and the number of cores. However, they gloss over the complications that some processors accomplish more work than others in a clock cycle and that this varies from program to program. What is a buyer to do?

The only gimmick-free way to measure performance is by measuring the execution time of a program of interest to you. The computer that executes your program fastest has the highest performance. The next best choice is to measure the total execution time of a collection of programs that are similar to those you plan to run. This may be necessary if you have not written your program yet or if somebody else who does not have your program is making the measurements. Such collections of programs are called *benchmarks*, and the execution times of these programs are commonly published to give some indication of how a processor performs.

Dhrystone, CoreMark, and SPEC are three popular benchmarks. The first two are *synthetic benchmarks* composed of important common pieces of programs. Dhrystone was developed in 1984 and remains commonly used for embedded processors, although the code is somewhat unrepresentative of real-life programs. CoreMark is an improvement over Dhrystone and involves matrix multiplications that exercise the multiplier and adder, linked lists to exercise the memory system, state machines to exercise the branch logic, and cyclical redundancy checks that involve many parts of the processor. Both benchmarks are less than 16 KB in size and do not stress the instruction cache.

The SPECspeed 2017 Integer benchmark from the Standard Performance Evaluation Corporation (SPEC) is composed of real programs, including x264 (video compression), deepsjeng (an artificial intelligence chess player), omnetpp (simulation), and GCC (a C compiler). The benchmark is widely used for high-performance processors because it stresses the entire system in a representative way.

When customers buy computers based on benchmarks, they must be careful because computer makers have strong incentive to bias the benchmark. For example, Dhrystone involves extensive string copying, but the strings are of known constant length and word alignment. Thus, a smart compiler may replace the usual code involving loops and byte accesses with a series of word loads and stores, improving Dhrystone scores by more than 30% but not speeding up real-world applications. The SPEC89 benchmark contained a Matrix 300 program in which 99% of the execution time was in one line. IBM sped up the program by a factor of 9 using a compiler technique called blocking. Benchmarking multicore computing is even harder because there are many ways to write programs, some of which speed up in proportion to the number of cores available but are inefficient on a single core. Others are fast on a single core but scarcely benefit from extra

Equation 7.1 gives the execution time of a program, measured in seconds.

$$ExecutionTime = (\#instructions) \left( \frac{cycles}{instruction} \right) \left( \frac{seconds}{cycle} \right)$$
(7.1)

The number of instructions in a program depends on the processor architecture. Some architectures have complicated instructions that do more work per instruction, thus reducing the number of instructions in a program. However, these complicated instructions are often slower to execute in hardware. The number of instructions also depends enormously on the cleverness of the programmer. For the purposes of this chapter, we assume that we are executing known programs on a RISC-V processor, so the number of instructions for each program is constant, independent of the microarchitecture. The *cycles per instruction* (*CPI*) is the number of clock cycles required to execute an average instruction. It is the reciprocal of the throughput (*instructions per cycle*, or *IPC*). Different microarchitectures have different CPIs. In this chapter, we assume we have an ideal memory system that does not affect the CPI. In Chapter 8, we examine how the processor sometimes has to wait for the memory, which increases the CPI.

The number of seconds per cycle is the clock period,  $T_{\rm c}$ . The clock period is determined by the critical path through the logic in the processor. Different microarchitectures have different clock periods. Logic and circuit designs also significantly affect the clock period. For example, a carry-lookahead adder is faster than a ripple-carry adder. Manufacturing advances also improve transistor speed, so a microprocessor built today will be faster than one from last decade, even if the microarchitecture and logic are unchanged.

The challenge of the microarchitect is to choose the design that minimizes the execution time while satisfying constraints on cost and/or power consumption. Because microarchitectural decisions affect both CPI and  $T_{\rm c}$  and are influenced by logic and circuit designs, determining the best choice requires careful analysis.

Many other factors affect overall computer performance. For example, the hard disk, the memory, the graphics system, and the network connection may be limiting factors that make processor performance irrelevant. The fastest microprocessor in the world does not help surfing the Internet on a poor connection. But these other factors are beyond the scope of this book.

# 7.3 SINGLE-CYCLE PROCESSOR

We first design a microarchitecture that executes instructions in a single cycle. We begin constructing the datapath by connecting the state

elements from Figure 7.1 with combinational logic that can execute the various instructions. Control signals determine which specific instruction is performed by the datapath at any given time. The control unit contains combinational logic that generates the appropriate control signals based on the current instruction. Finally, we analyze the performance of the single-cycle processor.

#### 7.3.1 Sample Program

For the sake of concreteness, we will have the single-cycle processor run the short program from Figure 7.2 that exercises loads, stores, an R-type instruction (or), and a branch (beq). Suppose that the program is stored in memory starting at address 0x1000. The figure indicates the address of each instruction, the instruction type, the instruction fields, and the hexadecimal machine language code for the instruction.

#### 7.3.2 Single-Cycle Datapath

This section gradually develops the single-cycle datapath, adding one piece at a time to the state elements from Figure 7.1. The new connections are emphasized in black (or blue, for new control signals), whereas the hardware that has already been studied is shown in gray. The example instruction being executed is shown at the bottom of each figure.

The program counter contains the address of the instruction to execute. The first step is to read this instruction from instruction memory. Figure 7.3 shows that the PC is simply connected to the address input of the instruction memory. The instruction memory reads out, or *fetches*, the 32-bit instruction, labeled *Instr*. In our sample program from Figure 7.2, PC is 0x1000. (Note that this is a 32-bit processor, so PC is really 0x00001000, but we omit leading zeros to avoid cluttering the figure.)

We italicize signal names in the text but not the names of hardware modules. For example, *PC* is the signal coming out of the *PC* register, or simply, the *PC*.

| Address    | Instruction   | Туре       |                                   |              | Field               | ds               |                                | Ma                   | chine Language |
|------------|---------------|------------|-----------------------------------|--------------|---------------------|------------------|--------------------------------|----------------------|----------------|
| 0x1000 L7: | lw x6, -4(x9) | I          | imm <sub>11:0</sub><br>11111111   | 1100         | <b>rs1</b><br>01001 | <b>f3</b><br>010 | <b>rd</b><br>00110             | <b>op</b><br>0000011 | FFC4A303       |
| 0x1004     | sw x6, 8(x9)  | S          | <b>imm</b> <sub>11:5</sub>        | rs2<br>00110 | <b>rs1</b><br>01001 | <b>f3</b><br>010 | imm <sub>4:0</sub><br>01000    | <b>op</b><br>0100011 | 0064A423       |
| 0x1008     | or x4, x5, x  | 6 <b>R</b> | <b>funct7</b>                     | rs2<br>00110 | <b>rs1</b><br>00101 | <b>f3</b><br>110 | <b>rd</b><br>00100             | <b>op</b><br>0110011 | 0062E233       |
| 0x100C     | beg x4, x4, L | 7 <b>B</b> | imm <sub>12,10:5</sub><br>1111111 | rs2          | rs1<br>00100        | <b>f3</b><br>000 | imm <sub>4:1,11</sub><br>10101 | <b>op</b><br>1100011 | FE420AE3       |

Figure 7.2 Sample program exercising different types of instructions



Figure 7.3 Fetch instruction from memory



Figure 7.4 Read source operand from register file

*Instr* is 1w, 0xFFC4A303, as also shown at the bottom of Figure 7.3. These sample values are annotated in light blue on the diagram.

The processor's actions depend on the specific instruction that was fetched. First, we will work out the datapath connections for the lw instruction. Then, we will consider how to generalize the datapath to handle other instructions.

#### 1 w

For the 1w instruction, the next step is to read the source register containing the base address. Recall that 1w is an I-type instruction, and the base register is specified in the rs1 field of the instruction,  $Instr_{19:15}$ . These bits of the instruction connect to the A1 address input of the register file, as shown in Figure 7.4. The register file reads the register value onto RD1. In our example, the register file reads 0x2004 from x9.

The 1w instruction also requires an offset. The offset is stored in the 12-bit immediate field of the instruction,  $Instr_{31:20}$ . It is a signed value, so it must be sign-extended to 32 bits. Sign extension simply means copying the sign bit into the most significant bits:  $ImmExt_{31:12} = Instr_{31}$ , and  $ImmExt_{11:0} = Instr_{31:20}$ . Sign-extension is performed by



Figure 7.5 Sign-extend the immediate



Figure 7.6 Compute memory address

an Extend unit, as shown in Figure 7.5, which receives the 12-bit signed immediate in  $Instr_{31:20}$  and produces the 32-bit sign-extended immediate, ImmExt. In our example, the two's complement immediate -4 is extended from its 12-bit representation 0xFFC to a 32-bit representation 0xFFFFFFC.

The processor adds the base address to the offset to find the address to read from memory. Figure 7.6 introduces an ALU to perform this addition. The ALU receives two operands, *SrcA* and *SrcB*. *SrcA* is the base address from the register file, and *SrcB* is the offset from the sign-extended immediate, *ImmExt*. The ALU can perform many operations, as was described in Section 5.2.4. The 3-bit *ALUControl* signal



Figure 7.7 Read memory and write result back to register file

specifies the operation (see Table 5.3 on page 250). The ALU receives 32-bit operands and generates a 32-bit *ALUResult*. For the 1w instruction, *ALUControl* should be set to 000 to perform addition. *ALUResult* is sent to the data memory as the address to read, as shown in Figure 7.6. In our example, the ALU computes 0x2004 + 0xFFFFFFC = 0x2000. Again, this is a 32-bit value, but we omit the leading zeros to avoid cluttering the figure.

This memory address from the ALU is provided to the address (*A*) port of the data memory. The data is read from the data memory onto the *ReadData* bus and then written back to the destination register at the end of the cycle, as shown in Figure 7.7. Port 3 of the register file is the write port. 1w's destination register, indicated by the rd field (*Instr*<sub>11:7</sub>), is connected to *A*3, port 3's address input. The *ReadData* bus is connected to *WD3*, port 3's write data input. A control signal called *RegWrite* (register write) is connected to *WE3*, port 3's write enable input, and is asserted during the 1w instruction so that the data value is written into the register file. The write takes place on the rising edge of the clock at the end of the cycle. In our example, the processor reads 10 from address 0x2000 in the data memory and puts that value (10) into x6 in the register file.

While the instruction is being executed, the processor must also compute the address of the next instruction, *PCNext*. Because instructions are 32 bits (4 bytes), the next instruction is at PC+4. Figure 7.8 uses an adder to increment the PC by 4. In our example, *PCNext* =  $0 \times 1000 + 4 = 0 \times 1004$ . The new address is written into the program counter on the next rising edge of the clock. This completes the datapath for the 1 w instruction.



Figure 7.8 Increment program counter

#### SW

Next, let us extend the datapath to handle sw, which is an S-type instruction. Like  $\exists w$ , sw reads a base address from port 1 of the register file and sign-extends the immediate. The ALU adds the base address to the immediate to find the memory address. All of these functions are already supported in the datapath, but the 12-bit signed immediate is stored in  $Instr_{31:25,11:7}$  (instead of  $Instr_{31:20}$ , as it was for  $\exists w$ ). Thus, the Extend unit must be modified to also receive these additional bits,  $Instr_{11:7}$ . For simplicity (and for future instructions such as  $\exists a \exists$ ), the Extend unit receives all the bits of  $Instr_{31:7}$ . A control signal, ImmSrc, decides which instruction bits to use as the immediate. When ImmSrc = 0 (for  $\exists w$ ), the Extend unit chooses  $Instr_{31:20}$  as the 12-bit signed immediate; when ImmSrc = 1 (for  $\exists w$ ), it chooses  $Instr_{31:25,11:7}$ .

The sw instruction also reads a second register from the register file and writes its contents to the data memory. Figure 7.9 shows the new connections for this added functionality. The register is specified in the rs2 field,  $Instr_{24:20}$ , which is connected to the address 2 (A2) input of the register file. The register's contents are read onto the read data 2 (RD2) output, which, in turn, is connected to the write data (WD) input of the data memory. The write enable port of the data memory, WE, is controlled by MemWrite. For an sw instruction: MemWrite = 1 to write the data to memory; ALUControl = 000 to add the base address and offset; and RegWrite = 0, because nothing should be written to the register file. Note that data is still read from the address given to the data memory, but this ReadData is ignored because RegWrite = 0.



Figure 7.9 Write data to memory for sw instruction

In our example, the PC is 0x1004. Thus, the instruction memory reads out the sw instruction, 0x0064A423. The register file reads 0x2004 (the base address) from x9 and 10 from x6 while the Extend unit extends the immediate offset 8 from 12 to 32 bits. The ALU computes 0x2004 + 8 = 0x200C. The data memory writes 10 to address 0x200C. Meanwhile, the PC is incremented to 0x1008.

### **R-Type Instructions**

Next, consider extending the datapath to handle the R-type instructions, add, sub, and, or, and slt. All of these instructions read two source registers from the register file, perform some ALU operation on them, and write the result back to the destination register. They differ only in the specific ALU operation. Hence, they can all be handled with the same hardware but with different *ALUControl* signals. Recall from Section 5.2.4 that *ALUControl* is 000 for addition, 001 for subtraction, 010 for AND, 011 for OR, and 101 for set less than.

Figure 7.10 shows the enhanced datapath handling these R-type instructions. The datapath reads rs1 and rs2 from ports 1 and 2 of the register file and performs an ALU operation on them. We introduce a multiplexer and a new select signal, *ALUSrc*, to select between *ImmExt* and *RD2* as the second ALU source, *SrcB*. For lw and sw, *ALUSrc* is 1 to select *ImmExt*; for R-type instructions, *ALUSrc* is 0 to select the register file output *RD2* as *SrcB*.



Figure 7.10 Datapath enhancements for R-type instructions

Let us name the value to be written back to the register file Result. For \text{\text{\text{W}}}, Result comes from the ReadData output of the memory. However, for R-type instructions, Result comes from the ALUResult output of the ALU. We add the Result multiplexer to choose the proper Result based on the type of instruction. The multiplexer select signal ResultSrc is 0 for R-type instructions to choose ALUResult as Result; ResultSrc is 1 for \text{\text{\text{W}}} to choose ReadData. We do not care about the value of ResultSrc for \text{\text{\text{SW}}} because it does not write the register file.

In our example, the PC is 0x1008. Thus, the instruction memory reads out the or instruction 0x0062E233. The register file reads source operands 6 from  $\times 5$  and 10 from  $\times 6$ . ALUControl is 011, so the ALU computes  $6 \mid 10 = 0110_2 \mid 1010_2 = 1110_2 = 14$ . The result is written back to  $\times 4$ . Meanwhile, the PC is incremented to 0x100C.

#### beg

Finally, we extend the datapath to handle the branch if equal (beq) instruction. beq compares two registers. If they are equal, it takes the branch by adding the branch offset to the program counter (PC).

The branch offset is a 13-bit signed immediate stored in the 12-bit immediate field of the B-type instruction. Thus, the Extend logic needs yet another mode to choose the proper immediate. *ImmSrc* is increased to 2 bits, using the encoding from Table 7.1. *ImmExt* is now either the

Observe that our hardware computes all the possible answers needed by different instructions (e.g., *ALUResult* and *ReadData*) and then uses a multiplexer to choose the appropriate one based on the instruction. This is an important design strategy. Throughout the rest of this chapter, we will add multiplexers to choose the desired answer.

One of the major differences between software and hardware is that software operates sequentially, so we can compute just the answer we need. Hardware operates in parallel; therefore, we often compute all the possible answers and then pick the one we need. For example, while executing an R-type instruction with the ALU, the memory still receives an address and reads data from this address even though we don't care what that data might be.

| Table 7.1 ImmSr | $oldsymbol{c}$ encodina |
|-----------------|-------------------------|
|-----------------|-------------------------|

| ImmSrc | ImmExt                                                       | Type | Description             |
|--------|--------------------------------------------------------------|------|-------------------------|
| 00     | {{20{Instr[31]}}}, Instr[31:20]}                             | I    | 12-bit signed immediate |
| 01     | {{20{Instr[31]}}, Instr[31:25], Instr[11:7]}                 | S    | 12-bit signed immediate |
| 10     | {{20{Instr[31]}}, Instr[7], Instr[30:25], Instr[11:8], 1'b0} | В    | 13-bit signed immediate |



Figure 7.11 Datapath enhancements for beq

Logically, we can build the Extend unit from a 32-bit 3:1 multiplexer choosing one of three possible inputs based on *ImmSrc* and the various bitfields of the instruction. In practice, the upper bits of the sign-extended immediate always come from bit 31 of the instruction, *Instr*<sub>31</sub>, so we can optimize the design and only use a multiplexer to select the lower bits.

sign-extended immediate (when ImmSrc = 00 or 01) or the branch offset (when ImmSrc = 10).

Figure 7.11 shows the modifications to the datapath. We need another adder to compute the branch target address, PCTarget = PC + ImmExt. The two source registers are compared by computing (SrcA - SrcB) using the ALU. If ALUResult is 0, as indicated by the ALU's Zero flag, the registers are equal. We add a multiplexer to choose PCNext from either PCPlus4 or PCTarget. PCTarget is selected if the instruction is a branch and the Zero flag is asserted. For beq, ALUControl = 001, so that the ALU performs a subtraction. ALUSrc = 0 to choose SrcB from the register file. RegWrite and MemWrite are 0, because a branch does not write to the register file or memory. We don't care about the value of ResultSrc, because the register file is not written.

In our example, the PC is 0x100C, so the instruction memory reads out the beg instruction 0xFE420AE3. Both source registers are x4, so the



Figure 7.12 Complete single-cycle processor

register file reads 14 on both ports. The ALU computes 14 - 14 = 0, and the *Zero* flag is asserted. Meanwhile, the Extend unit produces 0xFFFFFFFF (i.e., -12), which is added to *PC* to obtain *PCTarget* = 0x1000. Note that we show the unswizzled upper 12 bits of the 13-bit immediate on the input of the Extend unit (0xFFA). The PCNext mux chooses *PCTarget* as the next PC and branches back to the start of the code at the next clock edge.

This completes the design of the single-cycle processor datapath. We have illustrated not only the design itself but also the design process in which the state elements are identified and the combinational logic is systematically added to connect the state elements. In the next section, we consider how to compute the control signals that direct the operation of our datapath.

# 7.3.3 Single-Cycle Control

The single-cycle processor's control unit computes the control signals based on op, funct3, and funct7. For the RV32I instruction set, only bit 5 of funct7 is used, so we just need to consider op ( $Instr_{6:0}$ ), funct3 ( $Instr_{14:12}$ ), and funct7<sub>5</sub> ( $Instr_{30}$ ). Figure 7.12 shows the entire single-cycle processor with the control unit attached to the datapath.

We name the multiplexers (muxes) by the signals they produce. For example, the PCNext mux produces the *PCNext* signal, and the Result mux produces the *Result* signal.

Figure 7.13 Single-cycle processor control unit



**Table 7.2** Main Decoder truth table

| Instruction | Op      | RegWrite | ImmSrc | ALUSrc | MemWrite | ResultSrc | Branch | ALUOp |
|-------------|---------|----------|--------|--------|----------|-----------|--------|-------|
| 1 w         | 0000011 | 1        | 00     | 1      | 0        | 1         | 0      | 00    |
| SW          | 0100011 | 0        | 01     | 1      | 1        | X         | 0      | 00    |
| R-type      | 0110011 | 1        | xx     | 0      | 0        | 0         | 0      | 10    |
| beq         | 1100011 | 0        | 10     | 0      | 0        | X         | 1      | 01    |

Figure 7.13 hierarchically decomposes the control unit, which is also referred to as the *controller* or the *decoder*, because it decodes what the instruction should do. We partition it into two major parts: the Main Decoder, which produces most of the control signals, and the ALU Decoder, which determines what operation the ALU performs.

Table 7.2 shows the control signals that the Main Decoder produces, as we determined while designing the datapath. The Main Decoder determines the instruction type from the opcode and then produces the appropriate control signals for the datapath. The Main Decoder generates most of the control signals for the datapath. It also produces internal signals *Branch* and *ALUOp*, signals used within the controller. The logic for the Main Decoder can be developed from the truth table using your favorite techniques for combinational logic design.

The ALU Decoder produces ALUControl based on ALUOp and funct3. In the case of the sub and add instructions, the ALU Decoder also uses funct7<sub>5</sub> and op<sub>5</sub> to determine ALUControl, as given in Table 7.3.

Table 7.3 ALU Decoder truth table

| ALUOp | funct3 | $\{op_5, funct7_5\}$ | ALUControl          | Instruction |
|-------|--------|----------------------|---------------------|-------------|
| 00    | X      | X                    | 000 (add)           | lw, sw      |
| 01    | X      | X                    | 001 (subtract)      | beq         |
| 10    | 000    | 00, 01, 10           | 000 (add)           | add         |
|       | 000    | 11                   | 001 (subtract)      | sub         |
|       | 010    | X                    | 101 (set less than) | slt         |
|       | 110    | X                    | 011 (or)            | or          |
|       | 111    | X                    | 010 (and)           | and         |

ALUOp of 00 indicates add (e.g., to find the address for loads or stores). ALUOp of 01 indicates subtract (e.g., to compare two numbers for branches). ALUOp of 10 indicates an R-type ALU instruction where the ALU Decoder must look at the funct3 field (and sometimes also the op<sub>5</sub> and funct7<sub>5</sub> bits) to determine which ALU operation to perform (e.g., add, sub, and, or, slt).

### **Example 7.1** SINGLE-CYCLE PROCESSOR OPERATION

Determine the values of the control signals and the portions of the datapath that are used when executing an and instruction.

**Solution** Figure 7.14 illustrates the control signals and flow of data during execution of an and instruction. The PC points to the memory location holding the instruction; the instruction memory outputs this instruction. The main flow of data through the register file and ALU is represented with a heavy blue line. The register file reads the two source operands specified by *Instr. SrcB* should come from the second port of the register file (not *ImmExt*), so *ALUSrc* must be 0. The ALU performs a bitwise AND operation, so *ALUControl* must be 010. The result comes from the ALU, so *ResultSrc* is 0, and the result is written to the register file, so *RegWrite* is 1. The instruction does not write memory, so *MemWrite* is 0.

The updating of *PC* with *PCPlus4* is shown by a heavy gray line. *PCSrc* is 0 to select the incremented PC. Note that data does flow through the nonhighlighted paths, but the value of that data is disregarded. For example, the immediate is extended and a value is read from memory, but these values do not influence the next state of the system.

According to Table B.1 in the inside covers of the book, add, sub, and addi all have funct3 = 000. add has funct7= 0000000 while sub has funct7 = 0100000, so funct7<sub>5</sub> is sufficient to distinguish these two. But we will soon consider supporting addi, which doesn't have a funct7 field but has an op of 0010011. With a bit of thought, we can see that an ALU instruction with funct3 = 000 is sub if op<sub>5</sub> and funct7<sub>5</sub> are both 1, or add or addi otherwise.



Figure 7.14 Control signals and data flow while executing an and instruction

#### 7.3.4 More Instructions

So far, we have considered only a small subset of the RISC-V instruction set. In this section, we enhance the datapath and controller to support the addi (add immediate) and jal (jump and link) instructions. These examples illustrate the principle of how to handle new instructions, and they give us a sufficiently rich instruction set to write many interesting programs. With enough effort, you could extend the single-cycle processor to handle every RISC-V instruction. Moreover, we will see that supporting some instructions simply requires enhancing the decoders, whereas supporting others also requires new hardware in the datapath.

### Example 7.2 addi INSTRUCTION

Recall that addi rd,rsl,imm is an I-type instruction that adds the value in rs1 to a sign-extended immediate and writes the result to rd. The datapath already is capable of this task. Determine the necessary changes to the controller to support addi.

**Solution** All we need to do is add a new row to the Main Decoder truth table showing the control signal values for addi, as given in Table 7.4. The result should be written to the register file, so RegWrite = 1. The 12-bit immediate in  $Instr_{31:20}$  is sign-extended as it was with lw, another I-type instruction, so

| Instruction | Opcode  | RegWrite | ImmSrc | ALUSrc | MemWrite | ResultSrc | Branch | ALUOp |
|-------------|---------|----------|--------|--------|----------|-----------|--------|-------|
| 1 w         | 0000011 | 1        | 00     | 1      | 0        | 1         | 0      | 00    |
| SW          | 0100011 | 0        | 01     | 1      | 1        | X         | 0      | 00    |
| R-type      | 0110011 | 1        | XX     | 0      | 0        | 0         | 0      | 10    |
| beq         | 1100011 | 0        | 10     | 0      | 0        | X         | 1      | 01    |
| addi        | 0010011 | 1        | 00     | 1      | 0        | 0         | 0      | 10    |

Table 7.4 Main Decoder truth table enhanced to support addi

ImmSrc is 00 (see Table 7.1). SrcB comes from the immediate, so ALUSrc = 1. The instruction does not write memory nor is it a branch, so MemWrite = Branch = 0. The result comes from the ALU, not memory, so ResultSrc = 0. Finally, the ALU should add, so ALUOp = 10; the ALU Decoder makes ALUControl = 000 because funct3 = 000 and op<sub>5</sub> = 0.

The astute reader may note that this change also provides the other I-type ALU instructions: andi, ori, and slti. These other instructions share the same op value of 0010011, need the same control signals, and only differ in the funct3 field, which the ALU Decoder already uses to determine *ALUControl* and, thus, the ALU operation.

### **Example 7.3** jal INSTRUCTION

Show how to change the RISC-V single-cycle processor to support the jump and link (jal) instruction. jal writes PC+4 to rd and changes PC to the jump target address, PC + imm.

**Solution** The processor calculates the jump target address, the value of *PCNext*, by adding PC to the 21-bit signed immediate encoded in the instruction. The least significant bit of the immediate is always 0 and the next 20 most significant bits come from *Instr*<sub>31:12</sub>. This 21-bit immediate is then sign-extended. The datapath already has hardware for adding *PC* to a sign-extended immediate, selecting this as the next PC, computing PC+4, and writing a value to the register file. Hence, in the datapath, we must only modify the Extend unit to sign-extend the 21-bit immediate and expand the Result multiplexer to choose PC+4 (i.e., *PCPlus4*) as shown in Figure 7.15. Table 7.5 shows the new encoding for *ImmSrc* to support the long immediate for jal.

The control unit needs to set PCSrc = 1 for the jump. To do this, we add an OR gate and another control signal, Jump, as shown in Figure 7.16. When Jump asserts, PCSrc = 1 and PCTarget (the jump target address) is selected as the next PC.



Figure 7.15 Enhanced datapath for jal

Table 7.5 ImmSrc encoding.

| ImmSrc | ImmExt                                                         | Type | Description             |
|--------|----------------------------------------------------------------|------|-------------------------|
| 00     | {{20{Instr[31]}}, Instr[31:20]}                                | I    | 12-bit signed immediate |
| 01     | {{20{Instr[31]}}, Instr[31:25], Instr[11:7]}                   | S    | 12-bit signed immediate |
| 10     | {{20{Instr[31]}}, Instr[7], Instr[30:25], Instr[11:8], 1'b0}   | В    | 13-bit signed immediate |
| 11     | {{12{Instr[31]}}, Instr[19:12], Instr[20], Instr[30:21], 1'b0} | J    | 21-bit signed immediate |

Table 7.6 shows the updated Main Decoder table with a new row for jal. RegWrite = 1 and ResultSrc = 10 to write PC+4 into rd. ImmSrc = 11 to select the 21-bit jump offset. ALUSrc and ALUOp don't matter because the ALU is not used. MemWrite = 0 because the instruction isn't a store, and Branch = 0 because the instruction isn't a branch. The new Jump signal is 1 to pick the jump target address as the next PC.

## 7.3.5 Performance Analysis

Recall from Equation 7.1 that the execution time of a program is the product of the number of instructions, the cycles per instruction, and



Figure 7.16 Enhanced control unit for  $j\,a\,l$ 

Table 7.6 Main Decoder truth table enhanced to support jal

| Instruction | Opcode  | RegWrite | ImmSrc | ALUSrc | MemWrite | ResultSrc | Branch | ALUOp | Jump |
|-------------|---------|----------|--------|--------|----------|-----------|--------|-------|------|
| 1 w         | 0000011 | 1        | 00     | 1      | 0        | 01        | 0      | 00    | 0    |
| SW          | 0100011 | 0        | 01     | 1      | 1        | xx        | 0      | 00    | 0    |
| R-type      | 0110011 | 1        | XX     | 0      | 0        | 00        | 0      | 10    | 0    |
| beq         | 1100011 | 0        | 10     | 0      | 0        | xx        | 1      | 01    | 0    |
| I-type ALU  | 0010011 | 1        | 00     | 1      | 0        | 00        | 0      | 10    | 0    |
| jal         | 1101111 | 1        | 11     | X      | 0        | 10        | 0      | xx    | 1    |

the cycle time. Each instruction in the single-cycle processor takes one clock cycle, so the clock cycles per instruction (CPI) is 1. The cycle time is set by the critical path. In our processor, the <code>lw</code> instruction is the most time-consuming and involves the critical path shown in Figure 7.17. As indicated by heavy blue lines, the critical path starts with the PC loading a new address on the rising edge of the clock. The instruction memory then reads the new instruction, and the register file reads rs1 as <code>SrcA</code>. While the register file is reading, the immediate field is sign-extended based on <code>ImmSrc</code> and selected at the SrcB multiplexer (path highlighted in gray). The ALU adds <code>SrcA</code> and <code>SrcB</code> to find the memory address. The data memory reads from this address, and the Result multiplexer selects <code>ReadData</code> as <code>Result</code>. Finally, <code>Result</code> must set up at the register file before



Figure 7.17 Critical path for lw

the next rising clock edge so that it can be properly written. Hence, the cycle time of the single-cycle processor is:

$$T_{c\_single} = t_{pcq\_PC} + t_{mem} + \max[t_{RFread}, t_{dec} + t_{ext} + t_{mux}] + t_{ALU} + t_{mem} + t_{mux} + t_{RFsetup}$$

$$(7.2)$$

Remember that  $\exists w$  does not use the second read port (A2/RD2) of the register file.

In most implementation technologies, the ALU, memory, and register file are substantially slower than other combinational blocks. Therefore, the critical path is through the register file—not through the decoder (controller), Extend unit, and multiplexer—and is the path highlighted in blue in Figure 7.17. The cycle time simplifies to:

$$T_{c\_single} = t_{pcq\_PC} + 2t_{mem} + t_{RFread} + t_{ALU} + t_{mux} + t_{RFsetup}$$
 (7.3)

The numerical values of these times will depend on the specific implementation technology.

Other instructions have shorter critical paths. For example, R-type instructions do not need to access data memory. However, we are disciplining ourselves to synchronous sequential design, so the clock period is constant and must be long enough to accommodate the slowest instruction.

**Table 7.7** Delay of circuit elements

| Element                | Parameter          | Delay (ps) |
|------------------------|--------------------|------------|
| Register clk-to-Q      | $t_{pcq}$          | 40         |
| Register setup         | $t_{setup}$        | 50         |
| Multiplexer            | $t_{mux}$          | 30         |
| AND-OR gate            | $t_{AND	ext{-}OR}$ | 20         |
| ALU                    | $t_{ALU}$          | 120        |
| Decoder (control unit) | $t_{dec}$          | 25         |
| Extend unit            | $t_{ext}$          | 35         |
| Memory read            | $t_{mem}$          | 200        |
| Register file read     | $t_{RFread}$       | 100        |
| Register file setup    | $t_{RFsetup}$      | 60         |

#### **Example 7.4** SINGLE-CYCLE PROCESSOR PERFORMANCE

Ben Bitdiddle is contemplating building the single-cycle processor in a 7-nm CMOS manufacturing process. He has determined that the logic elements have the delays given in Table 7.7. Help him compute the execution time for a program with 100 billion instructions.

**Solution** According to Equation 7.3, the cycle time of the single-cycle processor is  $T_{\text{c\_single}} = 40 + 2(200) + 100 + 120 + 30 + 60 = 750 \,\text{ps}$ . According to Equation 7.1, the total execution time is  $T_{\text{single}} = (100 \times 10^9 \,\text{instruction})$  (1 cycle/instruction)  $(750 \times 10^{-12} \,\text{s/cycle}) = 75 \,\text{seconds}$ .

## 7.4 MULTICYCLE PROCESSOR

The single-cycle processor has three notable weaknesses. First, it requires separate memories for instructions and data, whereas most processors have only a single external memory holding both instructions and data. Second, it requires a clock cycle long enough to support the slowest instruction (1w) even though most instructions could be faster. Finally, it requires three adders (one in the ALU and two for the PC logic); adders are relatively expensive circuits, especially if they must be fast.

The multicycle processor addresses these weaknesses by breaking an instruction into multiple shorter steps. The memory, ALU, and register

file have the longest delays, so to keep the delay for each short step approximately equal, the processor can use *only one* of those units in each step. The processor uses a single memory because the instruction is read in one step and data is read or written in a later step. And the processor needs only one adder, which is reused for different purposes on different steps. Various instructions use different numbers of steps, so simpler instructions can complete faster than more complex ones.

We design a multicycle processor following the same procedure we used for the single-cycle processor. First, we construct a datapath by connecting the architectural state elements and memories with combinational logic. But, this time, we also add nonarchitectural state elements to hold intermediate results between the steps. Then, we design the controller. During the execution of a single instruction, the controller produces different signals on each step, so now the controller uses a finite state machine rather than combinational logic. Finally, we analyze the performance of the multicycle processor and compare it with the single-cycle processor.

### 7.4.1 Multicycle Datapath

Again, we begin our design with the memory and architectural state of the processor, as shown in Figure 7.18. In the single-cycle design, we used separate instruction and data memories because we needed to read the instruction memory and read or write the data memory all in one cycle. Now, we choose to use a combined memory for both instructions and data. This is more realistic and is feasible because we can read the instruction in one cycle, then read or write the data in another cycle. The PC and register file remain unchanged.

As with the single-cycle processor, we gradually build the datapath by adding components to handle each step of each instruction. The PC contains the address of the instruction to execute. The first step is to read this instruction from memory. Figure 7.19 shows that the PC is



Figure 7.18 State elements with unified instruction/data memory

simply connected to the address input of the memory. The instruction is read and stored in a new nonarchitectural instruction register (IR) so that it is available for future cycles. The IR receives an enable signal, called *IRWrite*, which is asserted when the IR should be loaded with a new instruction.

### 1 w

As we did with the single-cycle processor, we first work out the datapath connections for the 1w instruction. After fetching 1w, the second step is to read the source register containing the base address. This register is specified in the rs1 field,  $Instr_{19:15}$ . These bits of the instruction are connected to address input A1 of the register file, as shown in Figure 7.20. The register file reads the register onto RD1, and this value is stored in another nonarchitectural register, A.

Like in the single-cycle processor, we name the multiplexers and nonarchitectural registers by the signals they produce. For example, the instruction register produces the instruction signal (*Instr*), and the Result multiplexer produces the *Result* signal.



Figure 7.19 Fetch instruction from memory



Figure 7.20 Read one source from register file and extend second source from immediate field

The lw instruction also requires a 12-bit offset found in the immediate field of the instruction,  $Instr_{31:20}$ , which must be sign-extended to 32 bits, as shown in Figure 7.20. As in the single-cycle processor, the Extend unit takes a 2-bit ImmSrc control signal to specify a 12-, 13-, or 21-bit immediate to extend for various types of instructions. The 32-bit extended immediate is called ImmExt. To be consistent, we might store ImmExt in another nonarchitectural register. However, ImmExt is a combinational function of Instr and will not change while the current instruction is being processed, so there is no need to dedicate a register to hold the constant value.

The address of the load is the sum of the base address and offset. In the third step, we use an ALU to compute this sum, as shown in Figure 7.21. *ALUControl* should be set to 000 to perform the addition. *ALUResult* is stored in a nonarchitectural register called ALUOut.

The fourth step is to load the data from the calculated address in the memory. We add a multiplexer in front of the memory to choose the memory address, Adr, from either the PC or ALUOut based on the AdrSrc select signal, as shown in Figure 7.22. The data read from memory is stored in another nonarchitectural register, called Data. Note that the address (Adr) multiplexer permits us to reuse the memory unit during the 1 w instruction. On the first step, the address is taken from the PC to fetch the instruction. On the fourth step, the address is taken from ALUOut to load the data. Hence, AdrSrc must have different values during different steps of a single instruction. In Section 7.4.2, we develop the FSM controller that generates these sequences of control signals.

Finally, the data is written back to the register file, as shown in Figure 7.23. The destination register is specified by the rd field of the instruction,  $Instr_{11:7}$ . The result comes from the Data register. Instead of connecting the Data register directly to the register file's WD3 write port, let us add a multiplexer on the Result bus to choose either ALUOut or Data before feeding Result back to the register file's



Figure 7.21 Add base address to offset

writedata port (WD3). This will be helpful because other instructions will need to write a result from the ALU to the register file. The RegWrite signal is 1 to indicate that the register file should be updated.

While all this is happening, the processor must update the program counter by adding 4 to the PC. In the single-cycle processor, a separate adder was needed. In the multicycle processor, we can use the existing ALU during the instruction fetch step because it is not busy. To do so, we must insert source multiplexers to choose PC and the constant 4 as ALU inputs, as shown in Figure 7.24. A multiplexer controlled by ALUSrcA chooses either PC or A as SrcA. Another multiplexer chooses either 4 or ImmExt as SrcB. We also show additional multiplexer inputs that will be used when we implement more instructions. To update the PC, the ALU adds SrcA (PC) to SrcB (4), and the result is written into the program counter. The Result multiplexer chooses this sum from ALUResult rather than ALUOut; this requires a third multiplexer input. The PCWrite control signal enables the PC to be written only on certain cycles. This completes the datapath for the 1w instruction.



Figure 7.22 Load data from memory



Figure 7.23 Write data back to register file



Figure 7.24 Increment PC by 4



Figure 7.25 Enhanced datapath for sw instruction

#### SW

Next, let us extend the datapath to handle the sw instruction. Like 1w, sw reads a base address from port 1 of the register file and extends the immediate on the second step. Then, the ALU adds the base address to the immediate to find the memory address on the third step. The only new feature of sw is that we must read a second register from the register file and write its contents into memory, as shown in Figure 7.25. The register is specified in the rs2 field of the instruction, *Instr*<sub>24:20</sub>, which is connected to the second port of the register file (A2). After it is read



Figure 7.26 Enhanced datapath for beq target address calculation

on the second step, the register's contents are then stored in a nonarchitectural register, the WriteData register, just below the A register. It is then sent to the write data port (WD) of the data memory to be written on the fourth step. The memory receives the MemWrite control signal, which is asserted when memory should be written.

# **R-Type Instructions**

R-type instructions operate on two source registers and write the result back to the register file. The datapath already contains all the connections necessary for these steps.

#### beq

beq checks whether two register contents are equal and computes the branch target address by adding the current PC to a 13-bit signed branch offset. The hardware to compare the registers using subtraction is already present in the datapath.

The ALU is not being used during the second step of instruction execution, so we use it then to calculate the branch target address PCTarget = PC + ImmExt. In this step, the instruction has been fetched from memory and PC has already been updated to PC+4. Thus, in the first step, the PC of the current instruction, OldPC, must be stored in a nonarchitectural register. In the second step, as the registers are also fetched, the ALU calculates PC + ImmExt by selecting OldPC for SrcA and ImmExt for SrcB and making ALUControl = 000 so that it performs addition. The processor stores this sum in the ALUOut register. Figure 7.26 shows the updated datapath for beq.

In the third step, the ALU subtracts the source registers and asserts the Zero output if they are equal. If they are, the control unit asserts

*PCWrite* and the Result multiplexer selects *ALUOut* (that contains the target address) to feed to the PC. No new hardware is needed.

This completes the design of the multicycle datapath. The design process is much like that of the single-cycle processor in that hardware is systematically connected between the state elements to handle each instruction. The main difference is that the instruction is executed in several steps. Nonarchitectural registers are inserted to hold the results of each step. In this way, the memory can be shared for instructions and data and the ALU can be reused several times, thus reducing hardware costs. In the next section, we develop an FSM controller to deliver the appropriate sequence of control signals to the datapath on each step of each instruction.

## 7.4.2 Multicycle Control

As in the single-cycle processor, the control unit computes the control signals based on the **op**, **funct3**, and **funct7** $_5$  fields of the instruction ( $Instr_{6:0}$ ,  $Instr_{14:12}$ , and  $Instr_{30}$ ). Figure 7.27 shows the entire multicycle processor with the control unit attached to the datapath. The datapath is shown in black and the control unit in blue.



Figure 7.27 Complete multicycle processor



Figure 7.28 Multicycle control unit

The control unit consists of a Main FSM, ALU Decoder, and Instruction Decoder (Instr Decoder) as shown in Figure 7.28. The ALU Decoder is the same as in the single-cycle processor (see Table 7.3), but the combinational Main Decoder of the single-cycle processor is replaced with the Main FSM in the multicycle processor to produce a sequence of control signals on the appropriate cycles. A small Instruction Decoder combinationally produces the *ImmSrc* select signal based on the opcode using the *ImmSrc* column of Table 7.6. We design the Main FSM as a Moore machine so that the outputs are only a function of the current state. The remainder of this section develops the state transition diagram for the Main FSM.

The Main FSM produces multiplexer select, register enable, and memory write enable signals for the datapath. To keep the following state transition diagrams readable, only the relevant control signals are listed. Multiplexer select signals are listed only when their value matters; otherwise, they are don't care. Enable signals (*RegWrite*, *MemWrite*, *IRWrite*, *PCUpdate*, and *Branch*) are listed only when they are asserted; otherwise, they are 0.

#### **Fetch**

The first step for any instruction is to fetch the instruction from memory at the address held in the PC. The FSM enters this Fetch state on reset. The control signals are shown in Figure 7.29. To read the instruction



Figure 7.29 Fetch

from memory, AdrSrc = 0, so the address is taken from the PC. IRWrite is asserted to write the instruction into the instruction register, IR. At the same time, the current PC is written into the OldPC register. The data flow through the datapath for this and the next two steps of the 1w instruction is shown in Figure 7.32, with the flow during the Fetch stage highlighted in gray.

#### Decode

The second step is to read the register file and decode the instructions. The control unit *decodes* the instruction, that is, figures out what operation should be performed based on **op**, **funct3**, and **funct7**<sub>5</sub>. In this state, the processor also reads the source registers, **rs1** and **rs2**, and puts the values read into the A and WriteData nonarchitectural registers. No control signals are necessary for these tasks. Figure 7.30 shows the Decode state in the Main FSM and Figure 7.32 shows the flow through the datapath during this state in medium blue lines. After this step, the processor can differentiate its actions based on the instruction because the instruction has been fetched and decoded. We will first show the remaining steps for lw, then continue with the steps for the other RISC-V instructions.

#### MemAdr

The third step for <code>lw</code> is to calculate the memory address. The ALU adds the base address and the offset, so <code>ALUSrcA = 10</code> to select <code>A</code> (the value read from rs1) as <code>SrcA</code>, and <code>ALUSrcB = 01</code> to select <code>ImmExt</code> as <code>SrcB</code>. <code>ImmSrc</code>, as determined by the Instruction Decoder, is 00 to sign-extend the I-type immediate, and <code>ALUOp</code> is 00 to add <code>SrcA</code> and <code>SrcB</code>. At the end of this state, the ALU result (i.e., the address calculation) is stored in the ALUOut register. Figure 7.31 shows this MemAdr state added to the Main FSM, and Figure 7.32 shows the datapath flow during this state highlighted in dark-blue lines.

#### MemRead

The memory read (MemRead) step sends the calculated address to memory by sending *ALUOut* to the address port of the memory, *Adr*.



Figure 7.30 Decode



Figure 7.31 Memory address computation



Figure 7.32 Data flow during Fetch, Decode, and MemAdr states

ResultSrc = 00 and AdrSrc = 1 to route ALUOut through the Result and Adr multiplexers to the memory address input. ReadData gets the value read from the desired address in memory. At the end of this state, ReadData is written into the Data register.

#### **MemWB**

In the memory writeback (MemWB) step, the data read from memory, *Data*, is written to the destination register. *ResultSrc* is 01 to select *Data* as the *Result*, and *RegWrite* is asserted to write the data to the register file. The register file's address and write data inputs for port 3 (*A3* and *WD3*) are already connected to rd (*Instr*<sub>11:7</sub>) and *Result*, respectively. Figures 7.33 and 7.34 show the MemRead and MemWB states and the flow through the datapath for both steps. MemWB is the final step in the lw instruction. Figure 7.33 also shows the transition from MemWB back



Figure 7.33 Memory read (MemRead) and memory write back (MemWB) states



Figure 7.34 Data flow during MemRead and MemWB

to the Fetch state so that the next instruction can be fetched. However, the PC has not yet been incremented. We address this issue next.

Before finishing the 1w instruction, the processor must increment the PC so that it can fetch the next instruction. We could add another state for doing this but, instead, we save a cycle by noticing that the ALU is not being used in the Fetch step, so the processor can use that state to calculate PC+4 at the same time that it fetches the instruction. ALUSrcA = 00 to get SrcA from the PC (i.e., from signal OldPC). ALUSrcB = 10 to get the constant 4 for SrcB. ALUOp = 00, so that the ALU adds PC to 4. To update the PC with PC+4, ResultSrc = 10 to choose ALUResult as the Result, and PCUpdate = 1 to force PCWrite high (see Figure 7.28). Figure 7.35 shows the modified Fetch state. The rest of the diagram remains the same as in Figure 7.33. Figure 7.36 highlights in blue the data flow for computing PC+4. The instruction fetch, which is occurring simultaneously, is highlighted in gray.

#### SW

Now, we expand the Main FSM to handle more RISC-V instructions. All instructions pass through the first two states, Fetch and Decode.

We started this section stating that only one of the time-consuming units (the memory, ALU, or register file) could be used in each step. However, here, we use *both* the register file and ALU. As long as the units are used at the same time—that is, in parallel—more than one unit can be used in a single step.



Figure 7.35 Incrementing PC in the Fetch state



Figure 7.36 Data flow while incrementing PC in the Fetch state

The *ImmSrc* signal differs for lw and sw in the MemAdr state. But recall that *ImmSrc* is produced combinationally by the Instruction Decoder (see Figure 7.28).

The sw instruction uses the same MemAdr state as 1w to calculate the memory address but then proceeds to the memory write (MemWrite) state, where *WriteData*, the value from rs2, is written to memory. *WriteData* is hardwired to the memory's write data port (*WD*). The memory's address port, *Adr*, is set to the calculated address in *ALUOut* by making *ResultSrc* = 00 and *AdrSrc* = 1. *MemWrite* is asserted to write the memory. This completes the sw instruction, so the Main FSM returns to the Fetch state to begin the next instruction. Figures 7.37 and 7.38 show the expanded Main FSM and the datapath flow for the MemWrite state. Note that the first two states of the FSM (Fetch and Decode), which are not shown in Figure 7.37, are the same as in Figure 7.33.

# **R-Type Instructions**

After the Decode state, R-type ALU instructions proceed to the execute (ExecuteR) state, which performs the desired ALU computation. Namely, ALUSrcA = 10 and ALUSrcB = 00 to choose the contents of rs1 as SrcA and rs2 as SrcB. ALUOp = 10 so that the ALU Decoder uses the instruction's control fields to determine what operation to perform.



Figure 7.38 Data flow during the memory write (MemWrite) state



Figure 7.39 Execute R-type (ExecuteR) and ALU writeback (ALUWB) states

ALUResult is written to the ALUOut register at the end of the cycle. R-type instructions then go to the ALU writeback (ALUWB) state where the computation result, ALUOut, is written back to the register file. In the ALUWB state, ResultSrc = 00 to select ALUOut as Result, and RegWrite = 1 so that rd is written with the result. Figure 7.39 shows the ExecuteR and ALUWB states added to the Main FSM. Figure 7.40 shows the data flow during both states, with ExecuteR data flow shown in thick light-blue lines and ALUWB data flow in thick dark-blue lines.

#### bed

The final instruction, beq, compares two registers and computes the branch target address. Thus far, the ALU is idle during the Decode state, so we can use the ALU during that state to calculate the branch target



Figure 7.40 Data flow during the ExecuteR and ALUWB states

address, OldPC + ImmExt. ALUSrcA and ALUSrcB are both 01 so that OldPC is SrcA and the branch offset (ImmExt) is SrcB. ALUOp = 00 to make the ALU add. The target address is stored in the ALUOut register at the end of the Decode state. Figure 7.41 shows the enhanced Decode state as well as the subsequent BEQ state, which is discussed next. In Figure 7.42, the data flow during the Decode state is shown in light-blue and gray lines. The branch target address calculation is highlighted in light blue, and the register read and immediate extension is highlighted with thick gray lines.

After the Decode state, beq proceeds to the BEQ state, where it compares the source registers. ALUSrcA = 10 and ALUSrcB = 00 to select the values read from the register file as SrcA and SrcB. ALUOp = 01 so that the ALU performs subtraction. If the source registers are equal, the ALU's Zero output asserts (because rs1 - rs2 = 0). Branch = 1 in this state so that if Zero is also set, PCWrite is asserted (as shown in the PCWrite logic of Figure 7.28) and the branch target address (in ALUOut) becomes the next PC. ALUOut is routed to the PC register by ResultSrc being 00. Figure 7.41 shows the BEQ state, and Figure 7.42

Even though the instruction is not yet decoded at the beginning of the Decode state—and it may not even be a beq instruction—the branch target address is calculated as if it were a branch. If it turns out that the instruction is not a branch or if the branch is not taken, the resulting calculation is simply not used.



Figure 7.41 Enhanced Decode state, with branch target address calculation, and BEQ state

shows the data flow during the BEQ state. The path for comparing rs1 and rs2 is shown in dark blue and the path to (conditionally) set PC to the target address is in gray through the Result register. This concludes the design of the controller for these instructions.

### 7.4.3 More Instructions

As we did with the single-cycle processor, we next consider examples of how to modify the multicycle processor datapath and controller to handle new instructions: I-type ALU instructions (addi, andi, ori, slti) and jal.



Figure 7.42 Data flow during Decode and BEQ states

# **Example 7.5** EXPANDING THE MULTICYCLE PROCESSOR TO INCLUDE I-TYPE ALU INSTRUCTIONS

Expand the multicycle processor to include I-type ALU instructions addi, andi, ori, and slti.

**Solution** These I-type ALU instructions are nearly the same as their R-type equivalents (add, and, or, and slt) except that the second source comes from *ImmExt* rather than the register file. We introduce the ExecuteI state to perform the desired computation for all I-type ALU instructions. This state is like ExecuteR except that *ALUSrcB* = 01 to choose *ImmExt* as *SrcB*. After the ExecuteI state, I-type ALU instructions proceed to the ALU writeback (ALUWB) state to write the result to the register file. Figure 7.43 shows the enhanced Main FSM, which also includes the JAL state for Example 7.6.

# **Example 7.6** EXPANDING THE MULTICYCLE PROCESSOR TO INCLUDE jal

Expand the multicycle processor to include the jump and link instruction (jal).

**Solution** Like the I-type ALU instructions from Example 7.5, no additional hardware is needed to implement the jal instruction. Only the Main FSM needs to be



Figure 7.43 Enhanced Main FSM: Executel and JAL states

You may notice that by the time the processor reaches the JAL state, the PC register has already been updated to PC+4. So we could have just used the PC register output to write to rd. But that would have required us to extend the Result multiplexer to receive PC as an input. The solution above requires less hardware because it uses the existing datapath.

updated. The first two steps are the same as the other instructions. During the Decode state, the jump target address is calculated using the same flow as the branch target address calculation but with ImmSrc = 11, as set by the Instruction Decoder. Thus, during the Decode state, the jump offset is sign-extended and added to the current PC (contained in signal OldPC) to form the jump target address, which is written to the ALUOut register at the end of that state. jal then proceeds to the JAL state, where the processor writes the target address to PC and calculates the return address (PC+4) so that it can write it to rd in the next state. The ALU calculates PC+4 (i.e., OldPC+4) using ALUSrcA = 01 (SrcA = OldPC), ALUSrcB = 10 (SrcB = 4), and ALUOp = 00 for addition. To write the target address to the PC, ResultSrc = 00 to select the target address (held in ALUOut) as Result, and PCUpdate = 1 so that PCWrite is asserted. Figure 7.43



Figure 7.44 Data flow during the JAL state

shows the new JAL state, and Figure 7.44 shows the data flow during the JAL state. The flow for updating the PC to the target address is in gray and the PC+4 calculation is in blue. After the JAL state, <code>jal</code> proceeds to the ALUWB state, where the return address (ALUOut = PC+4) is written to rd. This concludes the <code>jal</code> instruction, so the Main FSM then goes back to the Fetch state.

Putting these steps together, Figure 7.45 shows the complete Main FSM state transition diagram for the multicycle processor. The function of each state is summarized below the figure. Converting the diagram to hardware is a straightforward but tedious task using the techniques of Chapter 3. Better yet, the FSM can be coded in an HDL and synthesized using the techniques of Chapter 4.

# 7.4.4 Performance Analysis

The execution time of an instruction depends on both the number of cycles it uses and the cycle time. While the single-cycle processor performed all instructions in one cycle, the multicycle processor uses



Figure 7.45 Complete multicycle control FSM

varying numbers of cycles for different instructions. However, the multicycle processor does less work in a single cycle and, thus, has a shorter cycle time.

The multicycle processor requires three cycles for branches, four for R-type, I-type ALU, jump, and store instructions, and five for loads. The number of clock cycles per instruction (CPI) depends on the relative likelihood that each instruction is used.



Figure 7.46 Multicycle processor potential critical paths

# **Example 7.7** MULTICYCLE PROCESSOR CPI

The SPECINT2000 benchmark consists of approximately 25% loads, 10% stores, 11% branches, 2% jumps, and 52% R- or I-type ALU instructions.<sup>2</sup> Determine the average CPI for this benchmark.

**Solution** The average CPI is the weighted sum over each instruction of the CPI for that instruction multiplied by the fraction of time that instruction is used. For this benchmark, average CPI = (0.11)(3) + (0.10 + 0.02 + 0.52)(4) + (0.25)(5) = 4.14. This is better than the worst-case CPI of 5, which would be required if all instructions took the same number of cycles.

Recall that we designed the multicycle processor so that each cycle involved one ALU operation, memory access, or register file access. Let us assume that the register file is faster than the memory and that writing memory is faster than reading memory. Examining the datapath reveals two possible critical paths that would limit the cycle time, as shown in Figure 7.46:

1. The path to calculate PC+4: From the PC register through the SrcA multiplexer, ALU, and Result multiplexer back to the PC register (highlighted in thick blue lines); or

<sup>&</sup>lt;sup>2</sup> Instruction frequencies from Patterson and Hennessy, Computer Organization and Design, 4th Edition, Morgan Kaufmann, 2011.

 The path to read data from memory: From the ALUOut register through the Result and Adr muxes to read memory into the Data register (highlighted in thick gray lines)

Both of these paths also require a delay through the decoder after the state updates (i.e., after a  $t_{pcq}$  delay) to produce the control (multiplexer select and ALUControl) signals. Thus, the clock period is given in Equation 7.4.

$$T_{c\_multi} = t_{pcq} + t_{dec} + 2t_{mux} + \max[t_{ALU}, t_{mem}] + t_{setup}$$
 (7.4)

The numerical values of these times will depend on the specific implementation technology.

### **Example 7.8** MULTICYCLE PROCESSOR PERFORMANCE COMPARISON.

Ben Bitdiddle is wondering whether the multicycle processor would be faster than the single-cycle processor. For both designs, he plans on using the 7-nm CMOS manufacturing process with the delays given in Table 7.7 on page 415. Help him compare each processor's execution time for 100 billion instructions from the SPECINT2000 benchmark (see Example 7.4).

**Solution** According to Equation 7.4, the cycle time of the multicycle processor is  $T_{\text{c\_multi}} = t_{pcq} + t_{dec} + 2t_{mux} + t_{mem} + t_{setup} = 40 + 25 + 2(30) + 200 + 50 = 375 \text{ ps.}$  Using the CPI of 4.14 from Example 7.7, the total execution time is  $T_{multi} = (100 \times 10^9 \text{ instructions})(4.14 \text{ cycles/instruction})(375 \times 10^{-12} \text{ s/cycle}) = 155 \text{ seconds.}$ 

According to Example 7.4, the single-cycle processor had a total execution time of 75 seconds, so the multicycle processor is slower.

One of the original motivations for building a multicycle processor was to avoid making all instructions take as long as the slowest one. Unfortunately, this example shows that the multicycle processor is slower than the single-cycle processor, given the assumptions of CPI and circuit element delays. The fundamental problem is that even though the slowest instruction, 1w, was broken into five steps, the multicycle processor cycle time was not nearly improved fivefold. This is partly because not all of the steps are exactly the same length and partly because the 90-ps sequencing overhead of the register clock-to-Q and setup time must now be paid on every step, not just once for the entire instruction. In general, engineers have learned that it is difficult to exploit the fact that some computations are faster than others unless the differences are large.

Compared with the single-cycle processor, the multicycle processor is likely to be less expensive because it shares a single memory for instructions and data and because it eliminates two adders. It does, however, require five nonarchitectural registers and additional multiplexers.

# 7.5 PIPELINED PROCESSOR

Pipelining, introduced in Section 3.6, is a powerful way to improve the throughput of a digital system. We design a pipelined processor by subdividing the single-cycle processor into five pipeline stages. Thus, five instructions can execute simultaneously, one in each stage. Because each stage has only one-fifth of the entire logic, the clock frequency is approximately five times faster. So, ideally, the latency of each instruction is unchanged, but the throughput is five times better. Microprocessors execute millions or billions of instructions per second, so throughput is more important than latency. Pipelining introduces some overhead, so the throughput will not be as high as we might ideally desire, but pipelining nevertheless gives such great advantage for so little cost that all modern high-performance microprocessors are pipelined.

Reading and writing the memory and register file and using the ALU typically constitute the biggest delays in the processor. We choose five pipeline stages so that each stage involves exactly one of these slow steps. Specifically, we call the five stages *Fetch*, *Decode*, *Execute*, *Memory*, and *Writeback*. They are similar to the five steps that the multicycle processor used to perform \(\frac{1}{2}\widetilde{w}\). In the *Fetch* stage, the processor reads the instruction from instruction memory. In the *Decode* stage, the processor reads the source operands from the register file and decodes the instruction to produce the control signals. In the *Execute* stage, the processor performs a computation with the ALU. In the *Memory* stage, the processor reads or writes data memory, if applicable. Finally, in the *Writeback* stage, the processor writes the result to the register file, if applicable.

Figure 7.47 shows a timing diagram comparing the single-cycle and pipelined processors. Time is on the horizontal axis and instructions are on the vertical axis. The diagram assumes component delays from Table 7.7 (see page 415) but ignores multiplexers and registers for simplicity. In the single-cycle processor in Figure 7.47(a), the first instruction is read from memory at time 0. Next, the operands are read from the register file. Then, the ALU executes the necessary computation. Finally, the data memory may be accessed, and the result is written back to the register file at 680 ps. The second instruction begins when the first completes. Hence, in this diagram, the single-cycle processor has an instruction latency of 200 + 100 + 120 + 200 + 60 = 680 ps (see Table 7.7 on page 415) and a throughput of 1 instruction per 680 ps (1.47 billion instructions per second).

In the pipelined processor in Figure 7.47(b), the length of a pipeline stage is set at 200 ps by the slowest stage, the memory access in the Fetch or Memory stage. Each pipeline stage is indicated by solid or dashed vertical blue lines. At time 0, the first instruction is fetched from memory. At 200 ps, the first instruction enters the Decode stage, and a second instruction is fetched. At 400 ps, the first instruction executes, the second instruction enters the Decode stage, and a third instruction is fetched.

Recall that *throughput* is the number of tasks (in this case, instructions) that complete per second. *Latency* is the time it takes for a given instruction to complete, from start to finish. (See Section 3.6)

Remember that for this abstract comparison of single-cycle and pipelined processor performance, we are ignoring the overhead of decoder, multiplexer, and register delays.



Figure 7.47 Timing diagrams: (a) single-cycle processor and (b) pipelined processor

And so forth, until all the instructions complete. The instruction latency is  $5 \times 200 = 1000 \,\mathrm{ps}$ . Because the stages are not perfectly balanced with equal amounts of logic, the latency is longer for the pipelined processor than for the single-cycle processor. The throughput is 1 instruction per 200 ps (5 billion instructions per second)—that is, one instruction completes every clock cycle. This throughput is 3.4 times as much as the single-cycle processor—not quite 5 times but, nonetheless, a substantial speedup.

Figure 7.48 shows an abstracted view of the pipeline in operation in which each stage is represented pictorially. Each pipeline stage is represented with its major component—instruction memory (IM), register file (RF) read, ALU execution, data memory (DM), and register file writeback—to illustrate the flow of instructions through the pipeline. Reading across a row shows the clock cycle in which a particular instruction is in each stage. For example, the sub instruction is fetched in cycle 3 and executed in cycle 5. Reading down a column shows what the various pipeline stages are doing on a particular cycle. For example, in cycle 6, the register file is writing a sum to \$3, the data memory is idle, the ALU is computing (\$11 & t0), t4 is being read from the register file, and the or instruction is being fetched from instruction memory. Stages are shaded to indicate when they are used. For example, the data memory is used by 1w in cycle 4 and by sw in cycle 8. The instruction memory and ALU are used in every cycle. The register file is written by every instruction except sw. In the pipelined processor, the register file is



Figure 7.48 Abstract view of pipeline in operation

used twice in every cycle: it is written in the first part of a cycle and read in the second part, as suggested by the shading. This way, data can be written by one instruction and read by another within a single cycle.

A central challenge in pipelined systems is handling hazards that occur when one instruction's result is needed by a subsequent instruction before the former instruction has completed. For example, if the add in Figure 7.48 used \$2 as a source instead of \$10, a hazard would occur because the \$2 register has not yet been written by the lw instruction when it is read by add in cycle 3. After designing the pipelined datapath and control, this section explores *forwarding*, *stalls*, and *flushes* as methods to resolve hazards. Finally, this section revisits performance analysis considering sequencing overhead and the impact of hazards.

### 7.5.1 Pipelined Datapath

The pipelined datapath is formed by chopping the single-cycle datapath into five stages separated by pipeline registers. Figure 7.49(a) shows the single-cycle datapath stretched out to leave room for the pipeline registers. Figure 7.49(b) shows the pipelined datapath formed by inserting four pipeline registers to separate the datapath into five stages. The stages and their boundaries are indicated in blue. Signals are given a suffix (F, D, E, M, or W) to indicate the stage in which they reside.

The register file is peculiar because it is read in the Decode stage and written in the Writeback stage. So, although the register file is drawn in the Decode stage, its write address and write data come from the Writeback stage. This feedback will lead to pipeline hazards, which are discussed in

**Fetch** 

(b)



Figure 7.49 Datapaths: (a) single-cycle and (b) pipelined

Decode

Section 7.5.3. The register file in the pipelined processor writes on the falling edge of *CLK* so that it can write a result in the first half of a cycle and read that result in the second half of the cycle for use in a subsequent instruction.

**Execute** 

PCTargetE

Writeback

**Memory** 

One of the subtle but critical issues in pipelining is that all signals associated with a particular instruction must advance through the pipeline in unison. Figure 7.49(b) has an error related to this issue. Can you find it?

The error is in the register file write logic, which should operate in the Writeback stage. The data value comes from ResultW, a Writeback stage signal. But the destination register comes from RdD ( $InstrD_{11:7}$ ), which is a Decode stage signal. In the pipeline diagram of Figure 7.48, during cycle 5, the result of the 1 w instruction would be incorrectly written to 85 rather than 82 .



Figure 7.50 Corrected pipelined datapath

Figure 7.50 shows a corrected datapath, with the modification in blue. The *Rd* signal is now pipelined along through the Execution, Memory, and Writeback stages, so it remains in sync with the rest of the instruction. *RdW* and *ResultW* are fed back together to the register file in the Writeback stage.

The astute reader may note that the logic to produce *PCF*' (the next PC) is also problematic because it could be updated with either a Fetch or an Execute stage signal (*PCPlus4F* or *PCTargetE*). This control hazard will be fixed in Section 7.5.3.

# 7.5.2 Pipelined Control

The pipelined processor uses the same control signals as the single-cycle processor and, therefore, has the same control unit. The control unit examines the op, funct3, and funct7<sub>5</sub> fields of the instruction in the Decode stage to produce the control signals, as was described in Section 7.3.3 for the single-cycle processor. These control signals must be pipelined along with the data so that they remain synchronized with the instruction.

The entire pipelined processor with control is shown in Figure 7.51. *RegWrite* must be pipelined into the Writeback stage before it feeds back to the register file, just as Rd was pipelined in Figure 7.50. In addition to R-type ALU instructions,  $\exists w$ ,  $\exists w$ , and  $\exists v$  an

### 7.5.3 Hazards

In a pipelined system, multiple instructions are handled concurrently. When one instruction is *dependent* on the results of another that has



Figure 7.51 Pipelined processor with control

not yet completed, a *hazard* occurs. The register file is written during the first half of the cycle and read during the second half of the cycle, so a register can be written and read back in the same cycle without introducing a hazard.

Figure 7.52 illustrates hazards that occur when one instruction writes a register (\$8) and subsequent instructions read this register. The blue arrows highlight when \$8 is written to the register file (in cycle 5) as compared to when it is needed by subsequent instructions. This is called a *read after write* (*RAW*) *hazard*. The add instruction writes a result into \$8 in the first half of cycle 5. However, the \$ub instruction reads \$8 on cycle 3, obtaining the wrong value. The or instruction reads \$8 in the second half of cycle 5, obtaining the correct value, which was written in the first half of cycle 5. Subsequent instructions also read the correct value of \$8. The diagram shows that hazards may occur in this pipeline when an instruction writes a register and either of the two subsequent instructions reads that register. Without special treatment, the pipeline will compute the wrong result.

A software solution would be to require the programmer or compiler to insert nop instructions between the add and sub instructions so that the dependent instruction does not read the result (\$8) until it is available



Figure 7.53 Solving data hazard with nops

in the register file, as shown in Figure 7.53. Such a *software interlock* complicates programming and degrades performance, so it is not ideal.

On closer inspection, observe from Figure 7.52 that the sum from the add instruction is computed by the ALU in cycle 3 and is not strictly needed by the and instruction until the ALU uses it in cycle 4. In principle, we should be able to forward the result from one instruction to the next to resolve the RAW hazard without waiting for the result to appear in the register file and without slowing down the pipeline. In other situations explored later in this section, we may have to stall the pipeline to give time for a result to be produced before the subsequent instruction uses the result. In any event, something must be done to solve hazards so that the program executes correctly despite the pipelining.



Figure 7.54 Abstract pipeline diagram illustrating forwarding

Hazards are classified as data hazards or control hazards. A *data hazard* occurs when an instruction tries to read a register that has not yet been written back by a previous instruction. A *control hazard* occurs when the decision of what instruction to fetch next has not been made by the time the fetch takes place. In the remainder of this section, we enhance the pipelined processor with a Hazard Unit that detects hazards and handles them appropriately so that the processor executes the program correctly.

# **Solving Data Hazards with Forwarding**

Some data hazards can be solved by *forwarding* (also called *bypassing*) a result from the Memory or Writeback stage to a dependent instruction in the Execute stage. This requires adding multiplexers in front of the ALU to select its operands from the register file or the Memory or Writeback stage. Figure 7.54 illustrates this principle. This program computes \$8 with the add instruction and then uses \$8 in the three subsequent instructions. In cycle 4, \$8 is forwarded from the Memory stage of the add instruction to the Execute stage of the dependent \$ub\$ instruction. In cycle 5, \$8 is forwarded from the Writeback stage of the add instruction to the Execute stage of the dependent or instruction. Again, no forwarding is needed for the and instruction because \$8\$ is written to the register file in the first half of cycle 5 and read in the second half.

Forwarding is necessary when an instruction in the Execute stage has a source register matching the destination register of an instruction in the Memory or Writeback stage. Figure 7.55 modifies the pipelined processor to support forwarding. It adds a *Hazard Unit* and two *forwarding multiplexers*. The hazard detection unit receives the two source registers from the instruction in the Execute stage, *Rs1E* and *Rs2E*, and the destination registers from the instructions in the Memory and Writeback



Figure 7.55 Pipelined processor with forwarding to solve some data hazards

stages, *RdM* and *RdW*. It also receives the *RegWrite* signals from the Memory and Writeback stages (*RegWriteM* and *RegWriteW*) to know whether the destination register will actually be written (e.g., the sw and beq instructions do not write results to the register file and, hence, do not have their results forwarded).

The Hazard Unit computes control signals for the forwarding multiplexers to choose operands from the register file or from the results in the Memory or Writeback stage (*ALUResultM* or *ResultW*). The Hazard Unit should forward from a stage if that stage will write a destination register *and* the destination register matches the source register. However,  $\times 0$  is hardwired to 0 and should never be forwarded. If both the Memory and Writeback stages contain matching destination registers, then the Memory stage should have priority because it contains the more recently executed instruction. In summary, the function of the forwarding logic for *SrcAE* (*ForwardAE*) is given on the next page. The forwarding logic for *SrcBE* (*ForwardBE*) is identical except that it checks *Rs2E* instead of *Rs1E*.

```
if ((Rs1E == RdM) \& RegWriteM) \& (Rs1E != 0) then // Forward from Memory stage ForwardAE = 10 else if ((Rs1E == RdW) \& RegWriteW) \& (Rs1E != 0) then // Forward from Writeback stage ForwardAE = 01 else ForwardAE = 00 // No forwarding (use RF output)
```

### **Solving Data Hazards with Stalls**

Forwarding is sufficient to solve RAW data hazards when the result is computed in the Execute stage of an instruction because its result can then be forwarded to the Execute stage of the next instruction. Unfortunately, the <code>lw</code> instruction does not finish reading data until the end of the Memory stage, so its result cannot be forwarded to the Execute stage of the next instruction. We say that the <code>lw</code> instruction has a *two-cycle latency* because a dependent instruction cannot use its result until two cycles later. Figure 7.56 shows this problem. The <code>lw</code> instruction receives data from memory at the end of cycle 4, but the and instruction needs that data (the value in <code>s7</code>) as a source operand at the beginning of cycle 4. There is no way to solve this hazard with forwarding.

A solution is to *stall* the pipeline, holding up operation until the data is available. Figure 7.57 shows stalling the dependent instruction (and) in the Decode stage. and enters the Decode stage in cycle 3 and stalls there through cycle 4. The subsequent instruction (or) must remain in the Fetch stage during both cycles as well because the Decode stage is full.

In cycle 5, the result can be forwarded from the Writeback stage of 1w to the Execute stage of and. Also, in cycle 5, source s7 of the or instruction is read directly from the register file, with no need for forwarding.

Note that the Execute stage is unused in cycle 4. Likewise, Memory is unused in cycle 5 and Writeback is unused in cycle 6. This unused stage propagating through the pipeline is called a *bubble*, which behaves like a nop instruction. The bubble is introduced by zeroing out the Execute stage control signals during a Decode stage stall so that the bubble performs no action and changes no architectural state.

In summary, stalling a stage is performed by disabling its pipeline register (i.e., the register to the left of a stage) so that the stage's inputs do not change. When a stage is stalled, all previous stages must also be stalled so that no subsequent instructions are lost. The pipeline register directly after the stalled stage must be cleared (flushed) to prevent bogus information from propagating forward. Stalls degrade performance, so they should be used only when necessary.



Figure 7.56 Abstract pipeline diagram illustrating trouble forwarding from 1 w



Figure 7.57 Abstract pipeline diagram illustrating stall to solve hazards

Figure 7.58 modifies the pipelined processor to add stalls for Tw data dependencies. In order for the Hazard Unit to stall the pipeline, the following conditions must be met:

- 1. A load word is in the Execute stage (indicated by  $ResultSrcE_0 = 1$ )
- 2. The load's destination register (RdE) matches Rs1D or Rs2D, the source operands of the instruction in the Decode stage

Stalls are supported by adding enable inputs (EN) to the Fetch and Decode pipeline registers and a synchronous reset/clear (CLR) input to the Execute pipeline register. When a load word  $(\exists w)$  stall occurs, StallD and StallF are asserted to force the Decode and Fetch stage pipeline registers to retain their existing values. FlushE is also asserted to clear the contents of the Execute stage pipeline register, introducing a bubble. The Hazard Unit IwStall (load word stall) signal indicates when the pipeline



Figure 7.58 Pipelined processor with stalls to solve 1w data hazard

The lwStall logic described here could cause the processor to stall unnecessarily when the destination of the load is x0 or when a false dependency exists—that is, when the instruction in the Decode stage is a J- or I-type instruction that randomly causes a false match between bits in their immediate fields and RdE. However, these cases are rare (and poor coding practice, in the case of x0 being the load destination) and they cause only a small performance loss.

should be stalled due to a load word dependency. Whenever *lwStall* is TRUE, all of the stall and flush signals are asserted. Hence, the logic to compute the stalls and flushes is:

$$lwStall = ResultSrcE_0 & ((Rs1D == RdE) \mid (Rs2D == RdE))$$
  
 $StallF = StallD = FlushE = lwStall$ 

### **Solving Control Hazards**

The beg instruction presents a control hazard: the pipelined processor does not know what instruction to fetch next because the branch decision has not been made by the time the next instruction is fetched.

One mechanism for dealing with this control hazard is to stall the pipeline until the branch decision is made (i.e., *PCSrcE* is computed). Because the decision is made in the Execute stage, the pipeline would have to be stalled for two cycles at every branch. This would severely degrade the system performance if branches occur often, which is typically the case.



Figure 7.59 Abstract pipeline diagram illustrating flushing when a branch is taken

An alternative to stalling the pipeline is to predict whether the branch will be taken and begin executing instructions based on the prediction. Once the branch decision is available, the processor can throw out the instructions if the prediction was wrong. In the pipeline presented so far (Figure 7.58), the processor predicts that branches are not taken and simply continues executing the program in order until *PCSrcE* is asserted to select the next PC from *PCTargetE* instead. If the branch should have been taken, then the two instructions following the branch must be *flushed* (discarded) by clearing the pipeline registers for those instructions. These wasted instruction cycles are called the *branch misprediction penalty*.

Figure 7.59 shows such a scheme in which a branch from address 0x20 to address 0x58 is taken. The PC is not written until cycle 3, by which point the sub and or instructions at addresses 0x24 and 0x28 have already been fetched. These instructions must be flushed, and the add instruction is fetched from address 0x58 in cycle 4.

Finally, we must work out the stall and flush signals to handle branches and PC writes. When a branch is taken, the subsequent two instructions must be flushed from the pipeline registers of the Decode and Execute stages. Thus, we add a synchronous clear input (CLR) to the Decode pipeline register and add the *FlushD* output to the Hazard Unit. (When CLR = 1, the register contents are cleared, that is, become 0.) When a branch is taken (indicated by *PCSrcE* being 1), *FlushD* and *FlushE* must be asserted to flush the Decode and Execute pipeline registers. Figure 7.60 shows the enhanced pipelined processor for handling control hazards. The flushes are now calculated as:

FlushD = PCSrcE $FlushE = lwStall \mid PCSrcE$ 



Figure 7.60 Expanded Hazard Unit for handling branch control hazard

### **Hazard Summary**

In summary, RAW data hazards occur when an instruction depends on a result (from another instruction) that has not yet been written into the register file. Data hazards can be resolved by forwarding if the result is computed soon enough; otherwise, they require stalling the pipeline until the result is available. Control hazards occur when the decision of what instruction to fetch has not been made by the time the next instruction must be fetched. Control hazards are solved by stalling the pipeline until the decision is made or by predicting which instruction should be fetched and flushing the pipeline if the prediction is later determined to be wrong. Moving the decision as early as possible minimizes the number of instructions that are flushed on a misprediction. You may have observed by now that one of the challenges of designing a pipelined processor is to understand all possible interactions between instructions and to discover all of the hazards that may exist. Figure 7.61 shows the complete pipelined processor handling all of the hazards. The hazard logic is summarized on the next page.



Figure 7.61 Pipelined processor with full hazard handling

# Forward to solve data hazards when possible<sup>3</sup>:

```
if ((Rs1E == RdM) \& RegWriteM) \& (Rs1E != 0) then ForwardAE = 10 else if ((Rs1E == RdW) \& RegWriteW) \& (Rs1E != 0) then ForwardAE = 01 else ForwardAE = 00
```

# Stall when a load hazard occurs:

```
lwStall = ResultSrcE_0 \& ((Rs1D == RdE) | (Rs2D == RdE))
StallF = lwStall
StallD = lwStall
```

# Flush when a branch is taken or a load introduces a bubble:

```
FlushD = PCSrcE
FlushE = lwStall | PCSrcE
```

<sup>&</sup>lt;sup>3</sup> Recall that the forwarding logic for *SrcBE* (*ForwardBE*) is identical except that it checks *Rs2E* instead of *Rs1E*.

# 7.5.4 Performance Analysis

The pipelined processor ideally would have a CPI of 1 because a new instruction is *issued*—that is, fetched—every cycle. However, a stall or a flush wastes 1 to 2 cycles, so the CPI is slightly higher and depends on the specific program being executed.

#### **Example 7.9** PIPELINED PROCESSOR CPI

The SPECINT2000 benchmark considered in Example 7.4 consists of approximately 25% loads, 10% stores, 11% branches, 2% jumps, and 52% R- or I-type ALU instructions. Assume that 40% of the loads are immediately followed by an instruction that uses the result, requiring a stall, and that 50% of the branches are taken (mispredicted), requiring two instructions to be flushed. Ignore other hazards. Compute the average CPI of the pipelined processor.

**Solution** The average CPI is the weighted sum over each instruction of the CPI for that instruction multiplied by the fraction of time that instruction is used. Loads take one clock cycle when there is no dependency and two cycles when the processor must stall for a dependency, so they have a CPI of (0.6)(1) + (0.4)(2) = 1.4. Branches take one clock cycle when they are predicted properly and three when they are not, so they have a CPI of (0.5)(1) + (0.5)(3) = 2. Jumps take three clock cycles (CPI = 3). All other instructions have a CPI of 1. Hence, for this benchmark, the average CPI = (0.25)(1.4) + (0.1)(1) + (0.11)(2) + (0.02)(3) + (0.52)(1) = 1.25.

We can determine the cycle time by considering the critical path in each of the five pipeline stages shown in Figure 7.61. Recall that the register file is used twice in a single cycle: it is written in the first half of the Writeback cycle and read in the second half of the Decode cycle; so these stages can use only half of the cycle time for their critical path. Another way of saying it is this: twice the critical path for each of those stages must fit in a cycle. Figure 7.62 shows the critical path for the Execute stage. It occurs when a branch is in the Execute stage that requires forwarding from the Writeback stage: the path goes from the Writeback pipeline register, through the Result, ForwardBE, and SrcB multiplexers, through the ALU and AND-OR logic to the PC multiplexer and, finally, to the PC register.

The critical path analysis for the Execute stage assumes that the Hazard Unit delay for calculating ForwardAE and ForwardBE is less than or equal to the delay of the Result multiplexer. If the Hazard Unit delay is longer, it must be included in the critical path instead of the Result multiplexer delay.

$$T_{c\_pipelined} = max \begin{bmatrix} t_{pcq} + t_{mem} + t_{setup} & Fetch \\ 2(t_{RFread} + t_{setup}) & Decode \\ t_{pcq} + 4t_{mux} + t_{ALU} + t_{AND-OR} + t_{setup} & Execute \\ t_{pcq} + t_{mem} + t_{setup} & Memory \\ 2(t_{pcq} + t_{mux} + t_{RFsetup}) & Writeback \end{bmatrix}$$

$$(7.5)$$



Figure 7.62 Pipelined processor critical path

### **Example 7.10** PIPELINED PROCESSOR PERFORMANCE COMPARISON

Ben Bitdiddle needs to compare the pipelined processor performance with that of the single-cycle and multicycle processors considered in Examples 7.4 and 7.8. The logic delays were given in Table 7.7 (on page 415). Help Ben compare the execution time of 100 billion instructions from the SPECINT2000 benchmark for each processor.

**Solution** According to Equation 7.5, the cycle time of the pipelined processor is  $T_{\text{c\_pipelined}} = \max[40 + 200 + 50, 2(100 + 50), 40 + 4(30) + 120 + 20 + 50, 40 + 200 + 50, 2(40 + 30 + 60)] = 350 \,\text{ps}$ . The Execute stage takes the longest. According to Equation 7.1, the total execution time is  $T_{pipelined} = (100 \times 10^9 \text{ instructions})(1.25 \text{ cycles/instruction})(350 \times 10^{-12} \text{s/cycle}) = 44 \text{ seconds}$ . This compares with 75 seconds for the single-cycle processor and 155 seconds for the multicycle processor.

The pipelined processor is substantially faster than the others. However, its advantage over the single-cycle processor is nowhere near the fivefold speedup one might hope to get from a five-stage pipeline.

Our pipelined processor is unbalanced, with branch resolution in the Execute stage taking much longer than any other stage. The pipeline could be balanced better by pushing the Result multiplexer back into the Memory stage, reducing the cycle time to 320 ps.

The pipeline hazards introduce a small CPI penalty. More significantly, the sequencing overhead (clk-to-Q and setup times) of the registers applies to every pipeline stage, not just once to the overall datapath. Sequencing overhead limits the benefits one can hope to achieve from pipelining. Imbalanced delay in pipeline stages also decreases the benefits of pipelining. The pipelined processor is similar in hardware requirements to the single-cycle processor, but it adds many 32-bit pipeline registers, along with multiplexers, smaller pipeline registers, and control logic to resolve hazards.

# 7.6 HDL REPRESENTATION\*

This section presents HDL code for the single-cycle RISC-V processor that supports the instructions discussed in this chapter. The code illustrates good coding practices for a moderately complex system. HDL code for the multicycle processor and pipelined processor are left to Exercises 7.25 to 7.27 and 7.42 to 7.44.

In this section, the instruction and data memories are separated from the datapath and connected by address and data busses. In practice, most processors pull instructions and data from separate caches. However, to handle smaller memory maps where data may be intermixed with instructions, a more complete processor must also be able to read data (in addition to instructions) from the instruction memory. Chapter 8 will revisit memory systems, including the interaction of caches with main memory.

Figure 7.63 shows a block diagram of the single-cycle RISC-V processor interfaced to external memories. The processor is composed of



Figure 7.63 Single-cycle processor interfaced to external memories

the datapath from Figure 7.15 and the controller from Figure 7.16. The controller, in turn, is composed of the Main Decoder and the ALU Decoder.

The HDL code is partitioned into several sections. Section 7.6.1 provides HDL for the single-cycle processor datapath and controller. Section 7.6.2 presents the generic building blocks, such as registers and multiplexers, which are used by any microarchitecture. Section 7.6.3 introduces the test program, testbench, and external memories. The HDL and test program are available in electronic form on this book's website (see the Preface).

# 7.6.1 Single-Cycle Processor

The main modules of the single-cycle processor module are given in the following HDL examples.

# **HDL Example 7.1** SINGLE-CYCLE PROCESSOR

```
VHDL
SystemVerilog
module riscvsingle(input logic
                                      clk, reset,
                                                               library IEEE;
                  output logic [31:0] PC,
                  input logic [31:0] Instr,
                                      MemWrite,
                  output logic
                  output logic [31:0] ALUResult, WriteData,
                                                                      PC ·
                  input logic [31:0] ReadData);
             ALUSrc, RegWrite, Jump, Zero;
  logic [1:0] ResultSrc, ImmSrc;
  logic [2:0] ALUControl:
                                                                      ReadData:
                                                               end:
  controller c(Instr[6:0], Instr[14:12], Instr[30], Zero,
               ResultSrc, MemWrite, PCSrc,
               ALUSrc, RegWrite, Jump,
               ImmSrc, ALUControl);
                                                                   port(op:
  datapath dp(clk, reset, ResultSrc, PCSrc,
             ALUSrc, RegWrite,
             ImmSrc, ALUControl,
              Zero, PC, Instr,
             ALUResult, WriteData, ReadData);
endmodule
                                                                        ImmSrc:
                                                                 end component:
```

```
use IEEE.STD_LOGIC_1164.all;
entity riscysingle is
 port(clk, reset:
                                 in STD_LOGIC;
                                 out STD_LOGIC_VECTOR(31 downto 0):
        PC: Out SID_LOGIC_VECTOR(31 downto 0);
Instr: in STD_LOGIC_VECTOR(31 downto 0);
MemWrite: out STD_LOGIC;
         ALUResult, WriteData: out STD_LOGIC_VECTOR(31 downto 0);
                                  in STD LOGIC VECTOR(31 downto 0)):
architecture struct of riscvsingle is
 component controller
         t(op: in STD_LOGIC_VECTOR(6 downto 0);
funct3: in STD_LOGIC_VECTOR(2 downto 0);
          funct7b5, Zero: in STD_LOGIC;
          ResultSrc: out STD_LOGIC_VECTOR(1 downto 0);
MemWrite: out STD_LOGIC;
          PCSrc, ALUSrc: out STD_LOGIC;
           RegWrite, Jump: out STD_LOGIC;
                            out STD_LOGIC_VECTOR(1 downto 0);
                            out STD_LOGIC_VECTOR(2 downto 0));
          ALUControl:
  component datapath
     port(clk, reset:inSTD_LOGIC;
           ResultSrc: in STD_LOGIC_VECTOR(1 downto 0);
PCSrc, ALUSrc: in STD_LOGIC;
           RegMrite: in STD_LOGIC;
ImmSrc: in STD_LOGIC_VECTOR(1 downto 0);
ALUControl: in STD_LOGIC_VECTOR(2 downto 0);
Zero: out STD_LOGIC;
Out STD_LOGIC_VECTOR(31 downto 0).
                                   out STD_LOGIC_VECTOR(31 downto 0);
           PC:
                                   in STD_LOGIC_VECTOR(31 downto 0);
           Instr.
           ALUResult, WriteData: out STD_LOGIC_VECTOR(31 downto 0);
           ReadData:
                                   in STD_LOGIC_VECTOR(31 downto 0));
  end component;
```

```
signal ALUSrc, RegWrite, Jump, Zero, PCSrc: STD_LOGIC;
  signal ResultSrc, ImmSrc: STD_LOGIC_VECTOR(1 downto 0);
  signal ALUControl: STD_LOGIC_VECTOR(2 downto 0);
begin
  c: controller port map(Instr(6 downto 0), Instr(14 downto 12),
                        Instr(30), Zero, ResultSrc, MemWrite,
                        PCSrc, ALUSrc, RegWrite, Jump,
                        ImmSrc, ALUControl);
  dp: datapath port map(clk, reset, ResultSrc, PCSrc, ALUSrc,
                        RegWrite, ImmSrc, ALUControl, Zero,
                        PC, Instr, ALUResult, WriteData,
                        ReadData);
end:
```

# **HDL Example 7.2 CONTROLLER**

**SystemVerilog** 

```
module controller(input logic [6:0] op,
                  input logic [2:0] funct3,
                  input logic
                                    funct7b5.
                  input logic
                                    Zero,
                  output logic [1:0] ResultSrc,
                  output logic
                                    MemWrite,
                  output logic
                                    PCSrc, ALUSrc,
                  output logic
                                    RegWrite, Jump,
                  output logic [1:0] ImmSrc,
                 output logic [2:0] ALUControl);
  logic [1:0] ALUOp;
```

maindec md(op, ResultSrc, MemWrite, Branch, ALUSrc, RegWrite, Jump, ImmSrc, ALUOp); aludec ad(op[5], funct3, funct7b5, ALUOp, ALUControl);

assign PCSrc = Branch & Zero | Jump; endmodule

#### logic Branch;

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity controller is
 port(op:
                           STD_LOGIC_VECTOR(6 downto 0);
      funct3:
                    in
                           STD_LOGIC_VECTOR(2 downto 0);
       funct7b5, Zero: in
                            STD_LOGIC;
       ResultSrc: out
                           STD_LOGIC_VECTOR(1 downto 0);
       MemWrite:
                            STD_LOGIC;
                     out
       PCSrc, ALUSrc: out
                           STD_LOGIC;
       RegWrite:
                            STD_LOGIC;
                    out
       Jump:
                     buffer STD_LOGIC;
                           STD_LOGIC_VECTOR(1 downto 0);
       ImmSrc:
                     out
       ALUControl: out
                           STD_LOGIC_VECTOR(2 downto 0));
end:
architecture struct of controller is
  component maindec
                       in STD_LOGIC_VECTOR(6 downto 0);
    port(op:
                       out STD_LOGIC_VECTOR(1 downto 0);
        ResultSrc:
        MemWrite:
                       out STD LOGIC:
        Branch, ALUSrc: out STD_LOGIC;
        RegWrite, Jump: out STD_LOGIC;
        ImmSrc:
                       out STD_LOGIC_VECTOR(1 downto 0);
        ALUOp:
                       out STD_LOGIC_VECTOR(1 downto 0));
  end component;
  component aludec
   port(opb5:
                   in STD_LOGIC;
        funct3:
                   in STD_LOGIC_VECTOR(2 downto 0);
        funct7b5: in STD_LOGIC;
                   in STD_LOGIC_VECTOR(1 downto 0);
        ALUControl: out STD_LOGIC_VECTOR(2 downto 0));
  end component;
  signal ALUOp: STD_LOGIC_VECTOR(1 downto 0);
  signal Branch: STD_LOGIC;
begin
 ad: aludec port map(op(5), funct3, funct7b5, ALUOp, ALUControl);
  PCSrc <= (Branch and Zero) or Jump;</pre>
end:
```

### **HDL Example 7.3** MAIN DECODER

```
SystemVerilog
module maindec(input logic [6:0] op,
              output logic [1:0] ResultSrc,
              output logic
                               MemWrite,
              output logic
                                Branch, ALUSrc,
              output logic
                                RegWrite, Jump,
              output logic [1:0] ImmSrc,
              output logic [1:0] ALUOp);
 logic [10:0] controls;
 assign {RegWrite, ImmSrc, ALUSrc, MemWrite,
         always_comb
   case(op)
    // RegWrite_ImmSrc_ALUSrc_MemWrite_ResultSrc_Branch_ALUOp_Jump
     7'b0000011: controls = 11'b1_00_1_001_000_0; // lw
     7'b0100011: controls = 11'b0_01_1_1_00_0_0_0; // sw
     7'b0110011: controls = 11'b1_xx_0_0_00_0_10_0; // R-type
     7'b1100011: controls = 11'b0_10_0_0_00_1_01_0; // beq
     7'b0010011: controls = 11'b1_00_1_0_00_0_10_0; // I-type ALU
     7'b1101111: controls = 11'b1_11_0_0_10_00_1; // jal
     default: controls = 11'bx_xx_x_x_xx_xx_x; // ???
    endcase
endmodule
```

```
VHDL
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity maindec is
  port(op:
                        in STD_LOGIC_VECTOR(6 downto 0);
                        out STD_LOGIC_VECTOR(1 downto 0);
      ResultSrc:
                        out STD_LOGIC;
       MemWrite:
       Branch, ALUSrc: out STD_LOGIC;
       RegWrite, Jump: out STD_LOGIC;
                       out STD_LOGIC_VECTOR(1 downto 0);
       ImmSrc:
       ALUOp:
                        out STD_LOGIC_VECTOR(1 downto 0));
end:
architecture behave of maindec is
 signal controls: STD_LOGIC_VECTOR(10 downto 0);
begin
  process(op) begin
   case op is
      when "0000011" \Rightarrow controls \Leftarrow "10010010000"; -- lw
      when "0100011" \Rightarrow controls \Leftarrow "00111000000"; -- sw
      when "0110011" \Rightarrow controls <= "1--00000100"; -- R-type
      when "1100011" => controls <= "01000001010"; -- beq
      when "0010011" => controls <= "10010000100"; -- I-type ALU
      when "1101111" \Rightarrow controls \Leftarrow "11100100001"; -- jal
      when others => controls <= "----"; -- not valid
    end case;
  end process:
  (RegWrite, ImmSrc(1), ImmSrc(0), ALUSrc, MemWrite,
  ResultSrc(1), ResultSrc(0), Branch, ALUOp(1), ALUOp(0),
  Jump) <= controls;</pre>
end;
```

# **HDL Example 7.4** ALU DECODER

```
SystemVerilog
module aludec(input logic
                                opb5,
              input logic [2:0] funct3,
                                funct7b5,
              input logic
              input logic [1:0] ALUOp,
              output logic [2:0] ALUControl);
 logic RtypeSub;
 assign RtypeSub = funct7b5 & opb5; // TRUE for R-type subtract
 always_comb
   case(ALUOp)
      2'b00:
                          ALUControl = 3'b000; // addition
      2'h01.
                          ALUControl = 3'b001; // subtraction
      default: case(funct3) // R-type or I-type ALU
                3'b000: if (RtypeSub)
                            ALUControl = 3'b001; // sub
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;

entity aludec is
port(opb5: in STD_LOGIC;
funct3: in STD_LOGIC_VECTOR(2 downto 0);
funct7b5: in STD_LOGIC;
ALUOp: in STD_LOGIC_VECTOR(1 downto 0);
ALUControl: out STD_LOGIC_VECTOR(2 downto 0));

end;

architecture behave of aludec is
signal RtypeSub: STD_LOGIC;
begin
RtypeSub <= funct7b5 and opb5; -- TRUE for R-type subtract
process(opb5, funct3, funct7b5, ALUOp, RtypeSub) begin
case ALUOp is
```

```
ALUControl = 3'b000; // add, addi
                                      ALUControl = 3'b101; // slt, slti
ALUControl = 3'b011; // or, ori
                                                                                                       when "00" =>
                                                                                                                                     ALUControl <= "000"; -- addition
                     3'b010.
                                                                                                       when "01" => ALUControl <= "001": -subtraction
when others => case funct3 is -R-type or I-type ALU
when "000" = if RtypeSub = '1' then
                     3'b110:
                                      ALUControl = 3'b010; // and, andi
                     3'b111:
                     default:
                                      ALUControl = 3'bxxx; // ???
                  endcase
                                                                                                                                     ALUControl <= "001"; -- sub
      endcase
                                                                                                                                   else
                                                                                                                                     ALUControl <= "000"; -- add, addi
endmodule
                                                                                                                                   end if;
                                                                                                               when "010" => ALUControl <= "101"; -- slt, slti
when "110" => ALUControl <= "011"; -- or, ori
when "111" => ALUControl <= "010"; -- and, andi</pre>
                                                                                                               when others => ALUControl <= "---"; -- unknown
                                                                                                            end case:
                                                                                                    end case:
                                                                                                 end process;
```

### **HDL Example 7.5** DATAPATH

#### **SystemVerilog**

```
module datapath(input logic
                                  clk, reset.
               input logic [1:0] ResultSrc,
                                  PCSrc, ALUSrc,
               input logic
                                  RegWrite.
                input logic
                input logic [1:0] ImmSrc,
               input logic[2:0] ALUControl,
               output logic
                                  Zero.
               output logic [31:0] PC,
               input logic [31:0] Instr,
               output logic [31:0] ALUResult, WriteData,
               input logic [31:0] ReadData);
  logic [31:0] PCNext, PCPlus4, PCTarget;
  logic [31:0] ImmExt;
  logic [31:0] SrcA, SrcB;
  logic [31:0] Result;
  // next PC logic
  flopr #(32) pcreg(clk, reset, PCNext, PC);
             pcadd4(PC, 32'd4, PCPlus4);
 adder
             pcaddbranch(PC, ImmExt, PCTarget);
 adder
 mux2 #(32) pcmux(PCPlus4, PCTarget, PCSrc, PCNext);
  // register file logic
  regfile rf(clk, RegWrite, Instr[19:15], Instr[24:20],
                Instr[11:7], Result, SrcA, WriteData);
             ext(Instr[31:7], ImmSrc, ImmExt);
  // ALU logic
 mux2 #(32) srcbmux(WriteData, ImmExt, ALUSrc, SrcB);
            alu(SrcA, SrcB, ALUControl, ALUResult, Zero);
 alu
 mux3 #(32) resultmux(ALUResult, ReadData, PCPlus4,
                      ResultSrc. Result):
endmodule
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use IEEE.STD_LOGIC_ARITH.all;
entity datapath is
  port(clk, reset:
                           in
                                 STD_LOGIC;
       ResultSrc:
                           in
                                 STD_LOGIC_VECTOR(1 downto 0);
       PCSrc, ALUSrc:
                           in
                                 STD_LOGIC;
       RegWrite:
                                 STD_LOGIC;
                           in
       ImmSrc:
                                 STD_LOGIC_VECTOR(1 downto 0);
                           in
       ALUControl:
                           in
                                 STD_LOGIC_VECTOR(2 downto 0);
       Zero:
                           out STD_LOGIC;
                           buffer STD_LOGIC_VECTOR(31 downto 0);
                          in STD_LOGIC_VECTOR(31 downto 0);
       ALUResult, WriteData: buffer STD_LOGIC_VECTOR(31 downto 0);
                                STD_LOGIC_VECTOR(31 downto 0));
                          in
architecture struct of datapath is
  component flopr generic(width: integer);
   port(clk, reset: in STD_LOGIC;
                   in STD_LOGIC_VECTOR(width-1 downto 0);
out STD_LOGIC_VECTOR(width-1 downto 0));
       d:
        a:
  end component;
  component adder
    port(a, b: in STD_LOGIC_VECTOR(31 downto 0);
       y: out STD_LOGIC_VECTOR(31 downto 0));
  end component;
  component mux2 generic(width: integer);
    port(d0, d1: in STD_LOGIC_VECTOR(width-1 downto 0);
       s:
                in STD_LOGIC;
               out STD_LOGIC_VECTOR(width-1 downto 0));
  end component;
  component mux3 generic(width: integer);
   port(d0, d1, d2: in STD_LOGIC_VECTOR(width-1 downto 0);
       s:
                   in STD_LOGIC_VECTOR(1 downto 0);
                    out STD_LOGIC_VECTOR(width-1 downto 0));
         у:
  end component;
  component regfile
    port(clk: in STD_LOGIC;
                    in STD_LOGIC;
         a1, a2, a3: in STD_LOGIC_VECTOR(4 downto 0);
```

```
in STD_LOGIC_VECTOR(31 downto 0);
         rd1, rd2: out STD_LOGIC_VECTOR(31 downto 0));
  end component:
 component extend
    port(instr: in STD_LOGIC_VECTOR(31 downto 7);
         \verb|immsrc: in STD_LOGIC_VECTOR(1 downto 0);|\\
         immext: out STD_LOGIC_VECTOR(31 downto 0));
 end component;
  component alu
                    in STD_LOGIC_VECTOR(31 downto 0);
: in STD_LOGIC_VECTOR(2 downto 0);
   port(a, b:
         ALUControl: in
         ALUResult: buffer STD_LOGIC_VECTOR(31 downto 0);
         Zero:
                    out STD_LOGIC);
  end component;
  signal PCNext, PCPlus4, PCTarget: STD_LOGIC_VECTOR(31 downto 0);
                    STD_LOGIC_VECTOR(31 downto 0);
 signal ImmExt:
  signal SrcA, SrcB:
                                 STD_LOGIC_VECTOR(31 downto 0);
 signal Result:
                                 STD_LOGIC_VECTOR(31 downto 0);
begin
  -- next PC logic
  pcreg: flopr generic map(32) port map(clk, reset, PCNext, PC);
  pcadd4: adder port map(PC, X"00000004", PCPlus4);
  pcaddbranch: adder port map(PC, ImmExt, PCTarget);
  pcmux: mux2 generic map(32) port map(PCPlus4, PCTarget, PCSrc,
                                      PCNext);
  -- register file logic
  rf: regfile port map(clk, RegWrite, Instr(19 downto 15),
                    Instr(24 downto 20), Instr(11 downto 7),
                     Result, SrcA, WriteData);
  ext: extend port map(Instr(31 downto 7), ImmSrc, ImmExt);
  -- ALU logic
  srcbmux: mux2 generic map(32) port map(WriteData, ImmExt,
                                         ALUSrc, SrcB);
 mainalu: alu port map(SrcA, SrcB, ALUControl, ALUResult, Zero);
  resultmux: mux3 generic map(32) port map(ALUResult, ReadData,
                                         PCPlus4, ResultSrc,
                                          Result):
end:
```

# 7.6.2 Generic Building Blocks

This section contains generic building blocks that may be useful in any digital system, including an adder, flip-flops, and a 2:1 multiplexer. The register file appeared in HDL Example 5.8. The HDL for the ALU is left to Exercises 5.11 through 5.14.

# **HDL Example 7.6** ADDER

```
SystemVerilog
                                                                VHDL
module adder(input [31:0] a, b,
                                                                library IEEE;
                                                                use IEEE.STD_LOGIC_1164.all;
            output [31:0] y);
                                                                use IEEE.NUMERIC_STD_UNSIGNED.all;
  assign y = a + b;
                                                                entity adder is
endmodule
                                                                 port(a, b: in STD_LOGIC_VECTOR(31 downto 0);
                                                                       y: out STD_LOGIC_VECTOR(31 downto 0));
                                                                architecture behave of adder is
                                                                begin
                                                                  y \le a + b;
                                                                end;
```

### **HDL Example 7.7** EXTEND UNIT

```
SystemVerilog
module extend(input logic [31:7] instr,
             input logic [1:0] immsrc,
             output logic [31:0] immext);
 always comb
   case(immsrc)
              // I-type
      2'b00: immext = {{20{instr[31]}}, instr[31:20]};
              // S-type (stores)
      2'b01: immext = {{20{instr[31]}}, instr[31:25],
                        instr[11:7]};
              // B-type (branches)
     2'b10: immext = {{20{instr[31]}}, instr[7],
                        instr[30:25], instr[11:8], 1'b0};
              // J-type (jal)
     2'b11: immext = \{\{12\{instr[31]\}\}, instr[19:12],\}
                        instr[20], instr[30:21], 1'b0};
     default: immext = 32'bx; // undefined
   endcase
endmodule
```

```
VHDL
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity extend is
 port(instr: in STD_LOGIC_VECTOR(31 downto 7);
    immsrc: in STD_LOGIC_VECTOR(1 downto 0);
        immext: out STD_LOGIC_VECTOR(31 downto 0));
\hbox{architecture behave of extend is} \\
begin
  process(instr, immsrc) begin
    case immsrc is
       -- I-type
       when "00" =>
       immext <= (31 downto 12 => instr(31)) & instr(31 downto 20);
-- S-types (stores)
       when "01" =>
        immext <= (31 downto 12 => instr(31)) &
                  instr(31 downto 25) & instr(11 downto 7);
       -- B-type (branches)
       when "10" =>
         immext \le (31 downto 12 \Rightarrow instr(31)) \& instr(7) \& instr(30)
                  downto 25) & instr(11 downto 8) & '0';
       -- J-type (jal)
       when "11" =>
        immext <= (31 downto 20 => instr(31)) &
                 instr(19 downto 12) & instr(20) &
                   instr(30 downto 21) & '0';
       when others =>
         immext <= (31 downto 0 => '-');
    end case:
  end process:
end:
```

# **HDL Example 7.8** RESETTABLE FLIP-FLOP

# **SystemVerilog**

### HDL Example 7.9 RESETTABLE FLIP-FLOP WITH ENABLE

```
VHDL
SystemVerilog
module flopenr #(parameter WIDTH = 8)
                                                                   library IEEE;
                                                                   use IEEE.STD_LOGIC_1164.all;
               (input logic
                                          clk, reset, en,
                 input logic [WIDTH-1:0] d,
                                                                   use IEEE.STD_LOGIC_ARITH.all;
                output logic [WIDTH-1:0] q);
                                                                   entity flopenr is
                                                                     generic(width: integer);
always_ff@(posedge clk, posedge reset)
                                                                     port(clk, reset, en: in STD_LOGIC;
 if (reset) q \le 0;
                                                                         d: in STD_LOGIC_VECTOR(width-1 downto 0);
  else if (en) q \le d;
                                                                                          out STD_LOGIC_VECTOR(width-1 downto 0));
                                                                          q:
endmodule
                                                                   architecture asynchronous of flopenr is
                                                                   begin
                                                                     process(clk, reset, en) begin
  if reset = '1' then
                                                                                                                q \leftarrow (others \Rightarrow '0');
                                                                        elsif rising_edge(clk) and en = '1' then q \leftarrow d;
                                                                        end if:
                                                                     end process;
                                                                   end;
```

# **HDL Example 7.10** 2:1 MULTIPLEXER

# **HDL Example 7.11** 3:1 MULTIPLEXER

```
# riscvtest.s
# Sarah.Harris@unlv.edu
 David Harris@hmc.edu
 27 Oct 2020
# Test the RISC-V processor:
   add, sub, and, or, slt, addi, lw, sw, beq, jal
 If successful, it should write the value 25 to address 100
        RISC-V Assembly
                                Description
                                                            Address
                                                                     Machine Code
main:
       addi x2, x0, 5
                                # x2 = 5
                                                                      00500113
                                # x3 = 12
        addi x3, x0, 12
                                                                      00C00193
                                                            4
        addi x7, x3, -9
                                # x7 = (12 - 9) = 3
                                                                      FF718393
            x4, x7, x2
                                \# x4 = (3 \text{ OR } 5) = 7
                                                                      0023E233
        or
                                                            C
        and x5, x3, x4
                                \# x5 = (12 \text{ AND } 7) = 4
                                                           10
                                                                      0041F2B3
        add x5, x5, x4
                                # x5 = 4 + 7 = 11
                                                                      004282B3
                                                            14
                                # shouldn't be taken
                                                                      02728863
        beq x5, x7, end
                                                            18
        slt x4, x3, x4
                                \# x4 = (12 < 7) = 0
                                                                      0041A233
        beq x4, x0, around
                                # should be taken
                                                            20
                                                                      00020463
        addi x5, x0, 0
                                # shouldn't execute
                                                            2.4
                                                                      00000293
                                # x4 = (3 < 5) = 1
around: slt x4, x7, x2
                                                            2.8
                                                                      0023A233
        add x7, x4, x5
                                # x7 = (1 + 11) = 12
                                                            2C
                                                                      005203B3
        sub x7, x7, x2
                                \# x7 = (12 - 5) = 7
                                                            30
                                                                      402383B3
             x7, 84(x3)
                                # [96] = 7
        SW
                                                            34
                                                                      0471AA23
             x2, 96(x0)
                                # x2 = [96] = 7
        ٦w
                                                                      06002103
                                # x9 = (7 + 11) = 18
        add x9, x2, x5
                                                            3 C.
                                                                      005104B3
            x3, end
                                # jump to end, x3 = 0x44
                                                                      008001EF
        ial
        addi x2, x0, 1
                                # shouldn't execute
                                                                      00100113
                                                            44
end:
        add x2, x2, x9
                                \# x2 = (7 + 18) = 25
                                                            48
                                                                      00910133
                                # [100] = 25
        SW
             x2, 0x20(x3)
                                                            4C
                                                                      0221A023
        beq x2, x2, done
done:
                                 # infinite loop
                                                            50
                                                                      00210063
```

Figure 7.64 riscvtest.s

### 7.6.3 Testbench

Figure 7.64 exercises all of the instructions by performing a computa-0023E233 tion that should produce the correct result only if all of the instructions 0041F2B3 are functioning correctly. Specifically, the program will write the value 004282B3 02728863 25 to address 100 if it runs correctly, but it is unlikely to do so if the 0041A233 hardware is buggy. This is an example of ad hoc testing. 00020463 The machine code is stored in a text file called riscytest.txt 00000293 0023A233 (Figure 7.65) which is loaded by the testbench during simulation. The 005203B3 file consists of the machine code for the instructions written in hexadeci-402383B3 mal, one instruction per line. 0471AA23 06002103 005104B3 008001EF 00100113

Figure 7.65 riscvtest.txt

00910133 0221A023

00210063

00500113

00C00193 FF718393

The testbench, top-level RISC-V module (that instantiates the RISC-V processor and memories), and external memory HDL code are given in the following examples. The testbench instantiates the top-level module being tested and generates a periodic clock and a reset at the start of the simulation. It checks for memory writes and reports success if the correct value (25) is written to address 100. The memories in this example hold 64 32-bit words each.

The testbench loads a program into the memories. The program in

end:

# **HDL Example 7.12** TESTBENCH

```
SystemVerilog
module testbench();
  logic
              clk;
              reset;
  logic [31:0] WriteData, DataAdr;
             MemWrite;
  // instantiate device to be tested
 top dut(clk, reset, WriteData, DataAdr, MemWrite);
 // initialize test
 initial
   begin
     reset <= 1; # 22; reset <= 0;
 // generate clock to sequence tests
 always
   begin
     clk <= 1; # 5; clk <= 0; # 5;
 // check results
 always @(negedge clk)
   begin
      if(MemWrite) begin
       if(DataAdr === 100 & WriteData === 25) begin
          $display("Simulation succeeded");
         $stop;
        end else if (DataAdr !== 96) begin
         $display("Simulation failed");
         $stop;
        end
      end
    end
endmodule
```

```
VHDL
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use IEEE.NUMERIC_STD_UNSIGNED.all;
entity testbench is
architecture test of testbench is
  component top
        t(clk, reset: in STD_LOGIC;
WriteData, DataAdr: out STD_LOGIC_VECTOR(31 downto 0);
    port(clk, reset:
         MemWrite:
                            out STD_LOGIC);
  end component:
  signal WriteData, DataAdr: STD_LOGIC_VECTOR(31 downto 0);
  signal clk, reset, MemWrite: STD_LOGIC;
   - instantiate device to be tested
  dut: top port map(clk, reset, WriteData, DataAdr, MemWrite);
  -- Generate clock with 10 ns period
  process begin
     clk <= '1';
     wait for 5 ns;
     clk <= '0';
     wait for 5 ns;
  end process;
  -- Generate reset for first two clock cycles
  process begin
    reset <= '1':
    wait for 22 ns;
    reset <= '0':
    wait;
  end process;
  -- check that 25 gets written to address 100 at end of program
  process(clk) begin
    if(clk'event and clk = '0' and MemWrite = '1') then
      if(to\_integer(DataAdr) = 100 and
        to_integer(writedata) = 25) then
        report "NO ERRORS: Simulation succeeded" severity
        failure;
      elsif (DataAdr /= 96) then
       report "Simulation failed" severity failure;
      end if:
   end if:
  end process;
```

# **HDL Example 7.13** TOP-LEVEL MODULE

```
VHDL
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use IEEE.NUMERIC_STD_UNSIGNED.all;
entity top is
  port(clk, reset:
                       in STD_LOGIC;
      WriteData, DataAdr: buffer STD_LOGIC_VECTOR(31 downto 0);
       MemWrite: buffer STD_LOGIC);
architecture test of top is
  component riscvsingle
    port(clk, reset:
                          in STD_LOGIC;
     PC:
                           out STD_LOGIC_VECTOR(31 downto 0);
                           in STD_LOGIC_VECTOR(31 downto 0);
      MemWrite:
                           out STD_LOGIC;
      ALUResult, WriteData: out STD_LOGIC_VECTOR(31 downto 0);
                    in STD_LOGIC_VECTOR(31 downto 0));
      ReadData:
  end component;
  component imem
  port(a: in STD_LOGIC_VECTOR(31 downto 0);
      rd: out STD_LOGIC_VECTOR(31 downto 0));
  end component;
  component dmem
  port(clk, we: in STD_LOGIC;
   a, wd: in STD_LOGIC_VECTOR(31 downto 0);
rd: out STD_LOGIC_VECTOR(31 downto 0));
  end component;
  signal PC, Instr, ReadData: STD_LOGIC_VECTOR(31 downto 0);
  -- instantiate processor and memories
  rvsingle: riscvsingle port map(clk, reset, PC, Instr,
                                MemWrite, DataAdr,
                                 WriteData, ReadData);
  imem1: imem port map(PC, Instr);
  dmem1: dmem port map(clk, MemWrite, DataAdr, WriteData,
                      ReadData);
```

# **HDL Example 7.14 INSTRUCTION MEMORY**

## **SystemVerilog**

```
-- initialize memory from file
  impure function init_ram_hex return ramtype is
  file text_file : text open read_mode is "riscvtest.txt";
   variable text_line : line;
    variable ram_content : ramtype;
    variable i : integer := 0;
  begin
    for i in 0 to 63 loop -- set all contents low
     ram_content(i) := (others => '0');
    end loop;
    while not endfile(text_file) loop -- set contents from file
      readline(text_file, text_line);
      hread(text_line, ram_content(i));
      i := i + 1;
    end loop;
   return ram_content;
  end function;
  signal mem : ramtype := init_ram_hex;
  begin
  -- read memory
  process(a) begin
   rd <= mem(to_integer(a(31 downto 2)));</pre>
  end process;
end;
```

# **HDL Example 7.15** DATA MEMORY

# **SystemVerilog**

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use STD.TEXTIO.all;
use IEEE.NUMERIC_STD_UNSIGNED.all;
entity dmem is
 port(clk, we: in STD_LOGIC;
       a, wd: in STD_LOGIC_VECTOR(31 downto 0);
rd: out STD_LOGIC_VECTOR(31 downto 0));
architecture behave of dmem is
begin
 process is
     type ramtype is array (63 downto 0) of
                      STD_LOGIC_VECTOR(31 downto 0);
    variable mem: ramtype;
  begin
     -- read or write memory
    100p
      if rising_edge(clk) then
   if (we = '1') then mem(to_integer(a(7 downto 2))) := wd;
         end if;
       end if:
       rd <= mem(to_integer(a(7 downto 2)));</pre>
       wait on clk, a;
    end loop;
  end process;
end:
```