











#### ISO7340-Q1, ISO7341-Q1, ISO7342-Q1

SLLSEK5B-JULY 2015-REVISED MAY 2017

# ISO734x-Q1 Robust EMC, Low-Power, Quad-Channel Digital Isolators

### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM Classification Level 3A
  - Device CDM Classification Level C6
- Signaling Rate: 25 Mbps
- Integrated Noise Filter on the Inputs
- Default Output High and Low Options
- Low Power Consumption, Typical I<sub>CC</sub> per Channel
  - ISO7340-Q1: 0.9 mA (5-V Supplies), 0.7 mA (3.3-V Supplies)
  - ISO7341-Q1: 1.2 mA (5-V Supplies), 0.9 mA (3.3-V Supplies)
  - ISO7342-Q1: 1.3 mA (5-V Supplies), 0.9 mA (3.3-V Supplies)
- Low Propagation Delay: 31 ns Typical (5-V Supplies)
- 3.3-V and 5-V Level Translation
- 70-KV/μs Transient Immunity, Typical (5-V Supplies)
- Robust Electromagnetic Compatibility (EMC)
  - System-level ESD, EFT, and Surge Immunity
  - Low Emissions
- Operates from 3.3-V and 5-V Supplies
- Wide-Body SOIC-16 Package
- Safety-Related Certifications:
  - 4242-V<sub>PK</sub> Basic Isolation per DIN V VDE V 0884-10 and DIN EN 61010-1
  - 3-KV<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 61010-1 End Equipment Standards
  - GB4943.1-2011 CQC Certified

## 2 Applications

- Optocoupler Replacement in:
  - Industrial Fieldbus
    - **Profibus**
    - Modbus
    - **DeviceNet Data Buses**
  - Servo Control Interface
  - Motor Control
  - **Power Supplies**
  - **Battery Packs**

## 3 Description

The ISO734x-Q1 family of devices provides galvanic isolation up to 3000  $V_{\text{RMS}}$  for 1 minute per UL 1577 and 4242  $V_{\text{PK}}$  per VDE V 0884-10. These devices have four isolated channels comprised of logic input and output buffers separated by a silicon dioxide (SiO<sub>2</sub>) insulation barrier.

The ISO7340-Q1 device has four channels in forward direction, the ISO7341-Q1 device has three forward and one reverse-direction channels, and ISO7342-Q1 device has two forward and two reversedirection channels. In case of input power or signal loss, the default output is low for orderable part numbers with suffix F and high for orderable part numbers without suffix F. See the Device Functional Modes section for further details.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE          |
|-------------|-----------|--------------------|
| ISO7340-Q1  |           |                    |
| ISO7341-Q1  | SOIC (16) | 10.30 mm × 7.50 mm |
| ISO7342-Q1  |           |                    |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Simplified Schematic



V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.

V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output.



# **Table of Contents**

| 1 | Features 1                                          | 8  | Parameter Measurement Information                 | 15      |
|---|-----------------------------------------------------|----|---------------------------------------------------|---------|
| 2 | Applications 1                                      | 9  | Detailed Description                              | 17      |
| 3 | Description 1                                       |    | 9.1 Overview                                      | 17      |
| 4 | Revision History2                                   |    | 9.2 Functional Block Diagram                      | 17      |
| 5 | Description (continued)3                            |    | 9.3 Feature Description                           | 18      |
| 6 | Pin Configuration and Functions 4                   |    | 9.4 Device Functional Modes                       | 19      |
| 7 | Specifications 5                                    | 10 | Application and Implementation                    | 20      |
| • | 7.1 Absolute Maximum Ratings                        |    | 10.1 Application Information                      | 20      |
|   | 7.2 ESD Ratings                                     |    | 10.2 Typical Application                          | 20      |
|   | 7.3 Recommended Operating Conditions                | 11 | Power Supply Recommendations                      | 24      |
|   | 7.4 Thermal Information                             | 12 | Layout                                            |         |
|   | 7.5 Power Ratings                                   |    | 12.1 Layout Guidelines                            |         |
|   | 7.6 Insulation Specifications                       |    | 12.2 Layout Example                               |         |
|   | 7.7 Safety-Related Certifications 8                 | 13 | Device and Documentation Support                  | 26      |
|   | 7.8 Safety Limiting Values8                         |    | 13.1 Documentation Support                        | 26      |
|   | 7.9 Electrical Characteristics—5-V Supply9          |    | 13.2 Related Links                                | 26      |
|   | 7.10 Supply Current Characteristics—5-V Supply 9    |    | 13.3 Receiving Notification of Documentation Upda | ites 26 |
|   | 7.11 Electrical Characteristics—3.3-V Supply 10     |    | 13.4 Community Resource                           | 26      |
|   | 7.12 Supply Current Characteristics—3.3-V Supply 10 |    | 13.5 Trademarks                                   | 26      |
|   | 7.13 Switching Characteristics—5-V Supply11         |    | 13.6 Electrostatic Discharge Caution              | 26      |
|   | 7.14 Switching Characteristics—3.3-V Supply 11      |    | 13.7 Glossary                                     | 26      |
|   | 7.15 Insulation Characteristics Curves              | 14 | Mechanical, Packaging, and Orderable Information  | 27      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision A (August 2016) to Revision B                                                                                                                                                                                                                                                 | Page           |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| • | Deleted Reinforced from the data sheet title                                                                                                                                                                                                                                                       | 1              |
| C | hanges from Original (July 2016) to Revision A                                                                                                                                                                                                                                                     | Page           |
| • | CQC certification is now certified instead of planned                                                                                                                                                                                                                                              | 1              |
| • | Changed the minimum air gap (clearance) parameter (L(I01)) to the external clearance parameter                                                                                                                                                                                                     | 7              |
| • | Changed the minimum external tracking (creepage) parameter (L(I02)) to the external creepage parameter                                                                                                                                                                                             | <mark>7</mark> |
| • | Changed the input-to-output test voltage parameter (V <sub>PR</sub> ) to the apparent charge parameter (q <sub>pd</sub> )                                                                                                                                                                          | <mark>7</mark> |
| • | Changed the typ value for the enable propagation delay, high impedance-to-high output parameter of the FC devices and the typ value for the enable propagation delay, high impedance-to-low output parameter of the C devices from 16 to 16000 in the Switching Characteristics—3.3-V Supply table | 11             |
| • | Added the Receiving Notification of Documentation Updates section                                                                                                                                                                                                                                  | 26             |





## 5 Description (continued)

Used in conjunction with isolated power supplies, these devices help prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. The ISO734x-Q1 device has integrated noise filter for harsh industrial environment where short noise pulses may be present at the device input pins. The ISO734x-Q1 device has TTL input thresholds and operates from 3-V to 5.5-V supply levels. Through innovative chip design and layout techniques, electromagnetic compatibility of the ISO734x-Q1 family of devices has been significantly enhanced to enable system-level ESD, EFT, surge, and emissions compliance.

Copyright © 2015–2017, Texas Instruments Incorporated



## 6 Pin Configuration and Functions

DW Package 16-Pin SOIC ISO7340-Q1 Top View



#### DW Package 16-Pin SOIC ISO7341-Q1 Top View



#### DW Package 16-Pin SOIC ISO7342-Q1 Top View



### **Pin Functions**

|                  | PIN                              |     |    |     |                                                                                                                   |  |
|------------------|----------------------------------|-----|----|-----|-------------------------------------------------------------------------------------------------------------------|--|
| NAME             |                                  | NO. |    | I/O | DESCRIPTION                                                                                                       |  |
| NAME             | ISO7340-Q1 ISO7341-Q1 ISO7342-Q1 |     |    |     |                                                                                                                   |  |
| EN               | 10                               | _   | _  | I   | Output enable. All output pins are enabled when EN is high or disconnected and disabled when EN is low.           |  |
| EN1              | _                                | 7   | 7  | I   | Output enable 1. Output pins on side-1 are enabled when EN1 is high or disconnected and disabled when EN1 is low. |  |
| EN2              | _                                | 10  | 10 | I   | Output enable 2. Output pins on side-2 are enabled when EN2 is high or disconnected and disabled when EN2 is low. |  |
| GND1             | 2                                | 2   | 2  |     | Cround connection for V                                                                                           |  |
| GNDT             | 8                                | 8   | 8  |     | Ground connection for V <sub>CC1</sub>                                                                            |  |
| GND2             | 9                                | 9   | 9  | _   | Ground connection for V <sub>CC2</sub>                                                                            |  |
| ONDZ             | 15                               | 15  | 15 |     | Ground connection for VCC2                                                                                        |  |
| INA              | 3                                | 3   | 3  | I   | Input, channel A                                                                                                  |  |
| INB              | 4                                | 4   | 4  | I   | Input, channel B                                                                                                  |  |
| INC              | 5                                | 5   | 12 | I   | Input, channel C                                                                                                  |  |
| IND              | 6                                | 11  | 11 | - 1 | Input, channel D                                                                                                  |  |
| NC               | 7                                | _   | _  | _   | No connect pins are floating with no internal connection                                                          |  |
| OUTA             | 14                               | 14  | 14 | 0   | Output, channel A                                                                                                 |  |
| OUTB             | 13                               | 13  | 13 | 0   | Output, channel B                                                                                                 |  |
| OUTC             | 12                               | 12  | 5  | 0   | Output, channel C                                                                                                 |  |
| OUTD             | 11                               | 6   | 6  | 0   | Output, channel D                                                                                                 |  |
| V <sub>CC1</sub> | 1                                | 1   | 1  | _   | Power supply, V <sub>CC1</sub>                                                                                    |  |
| V <sub>CC2</sub> | 16                               | 16  | 16 | _   | Power supply, V <sub>CC2</sub>                                                                                    |  |



## 7 Specifications

### 7.1 Absolute Maximum Ratings

See (1)

|                  |                              |                                     | MIN  | MAX                  | UNIT |
|------------------|------------------------------|-------------------------------------|------|----------------------|------|
| V <sub>CC</sub>  | Supply voltage (2)           | V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                    | V    |
|                  | Voltage                      | INx, OUTx, ENx                      | -0.5 | $V_{CC} + 0.5^{(3)}$ | V    |
| Io               | Output current               | •                                   |      | ±15                  | mA   |
| TJ               | Maximum junction temperature |                                     |      | 150                  | °C   |
| T <sub>stg</sub> | Storage temperature          |                                     | -65  | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                                            |                         |                                                         | VALUE | UNIT |
|--------------------------------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Flootroctotic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V    |
|                                            | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1500 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 7.3 Recommended Operating Conditions

|                                     |                                     | MIN | NOM | MAX | UNIT |
|-------------------------------------|-------------------------------------|-----|-----|-----|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                      | 3   |     | 5.5 | V    |
| I <sub>OH</sub>                     | High-level output current           | -4  |     |     | mA   |
| I <sub>OL</sub>                     | Low-level output current            |     |     | 4   | mA   |
| $V_{IH}$                            | High-level input voltage            | 2   |     | 5.5 | V    |
| V <sub>IL</sub>                     | Low-level input voltage             | 0   |     | 8.0 | V    |
| t <sub>ui</sub>                     | Input pulse duration                | 40  |     |     | ns   |
| 1 / t <sub>ui</sub>                 | Signaling rate                      | 0   |     | 25  | Mbps |
| TJ                                  | Junction temperature <sup>(1)</sup> |     |     | 136 | °C   |
| T <sub>A</sub>                      | Ambient temperature                 | -40 | 25  | 125 | °C   |

<sup>(1)</sup> To maintain the recommended operating conditions for T<sub>J</sub>, see the *Thermal Information* table.

<sup>(2)</sup> All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.

<sup>(3)</sup> Maximum voltage must not exceed 6 V.



#### 7.4 Thermal Information

|                           |                                              | ISO734x-Q1 |      |  |  |  |
|---------------------------|----------------------------------------------|------------|------|--|--|--|
|                           | THERMAL METRIC <sup>(1)</sup>                |            |      |  |  |  |
|                           |                                              | 16 PINS    |      |  |  |  |
| $R_{\theta JA}$           | Junction-to-ambient thermal resistance       | 78.4       | °C/W |  |  |  |
| $R_{\theta JC(top)}$      | Junction-to-case(top) thermal resistance     | 41         | °C/W |  |  |  |
| $R_{\theta JB}$           | Junction-to-board thermal resistance         | 43         | °C/W |  |  |  |
| ΨЈТ                       | Junction-to-top characterization parameter   | 15.6       | °C/W |  |  |  |
| ΨЈВ                       | Junction-to-board characterization parameter | 42.5       | °C/W |  |  |  |
| R <sub>0</sub> JC(bottom) | Junction-to-case(bottom) thermal resistance  | n/a        | °C/W |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Power Ratings

 $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150 ^{\circ}\text{C}, C_L = 15 \text{ pF}, Input a 12.5-MHz 50\% duty cycle square wave } V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150 ^{\circ}\text{C}, C_L = 15 \text{ pF}, Input a 12.5-MHz 50\% duty cycle square wave } V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150 ^{\circ}\text{C}, C_L = 15 \text{ pF}, Input a 12.5-MHz 50\% duty cycle square wave } V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150 ^{\circ}\text{C}, C_L = 15 \text{ pF}, Input a 12.5-MHz 50\% duty cycle square wave } V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150 ^{\circ}\text{C}, C_L = 15 \text{ pF}, Input a 12.5-MHz 50\% duty cycle square wave } V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150 ^{\circ}\text{C}, C_L = 15 \text{ pF}, Input a 12.5-MHz 50\% duty cycle square wave } V_{CC1} = V_{CC2} = 0.5 \text{ V}, T_J = 0.5 \text{ V}, T_J$ 

|                 | PARAMETER                                             | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|-----------------|-------------------------------------------------------|-----------------|-----|-----|------|------|
| $P_D$           | Maximum power dissipation by both sides of ISO7340-Q1 |                 |     |     | 92   |      |
| P <sub>D1</sub> | Maximum power dissipation by side-1 of ISO7340-Q1     |                 |     |     | 24   | mW   |
| P <sub>D2</sub> | Maximum power dissipation by side-2 of ISO7340-Q1     |                 |     |     | 68   |      |
| $P_D$           | Maximum power dissipation by both sides of ISO7341-Q1 |                 |     |     | 102  |      |
| P <sub>D1</sub> | Maximum power dissipation by side-1 of ISO7341-Q1     |                 |     |     | 42   | mW   |
| P <sub>D2</sub> | Maximum power dissipation by side-2 of ISO7341-Q1     |                 |     |     | 60   |      |
| $P_D$           | Maximum power dissipation by both sides of ISO7342-Q1 |                 |     |     | 111  |      |
| P <sub>D1</sub> | Maximum power dissipation by side-1 of ISO7342-Q1     |                 |     |     | 55.5 | mW   |
| P <sub>D2</sub> | Maximum power dissipation by side-2 of ISO7342-Q1     |                 |     |     | 55.5 |      |



## 7.6 Insulation Specifications

|                   | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                          | VALUE             | UNIT             |
|-------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
| GENER             | AL                                                  |                                                                                                                                                                                                          |                   |                  |
| CLR               | External clearance <sup>(1)</sup>                   | Shortest terminal-to-terminal distance through air                                                                                                                                                       | >8                | mm               |
| CPG               | External creepage <sup>(1)</sup>                    | Shortest terminal-to-terminal distance across the package surface                                                                                                                                        | >8                | mm               |
| DTI               | Distance through the insulation                     | Minimum internal gap (internal clearance)                                                                                                                                                                | >13               | μm               |
| CTI               | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                    | >400              | V                |
|                   | Material group                                      |                                                                                                                                                                                                          | II                |                  |
|                   |                                                     | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                               | I–IV              |                  |
|                   | Overvoltage Category                                | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                               | I–III             |                  |
|                   |                                                     | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                              | 1-11              |                  |
| DIN V V           | DE V 0884-10 (VDE V 0884-10):2006-12 <sup>(2)</sup> |                                                                                                                                                                                                          |                   |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage           | AC voltage (bipolar)                                                                                                                                                                                     | 1414              | $V_{PK}$         |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                 | V <sub>TEST</sub> = V <sub>IOTM</sub> ;<br>t = 60 s (qualification); t = 1 s (100% production)                                                                                                           | 4242              | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage (3)                 | Test method per IEC 60065, 1.2/50 µs waveform,<br>V <sub>TEST</sub> = 1.3 × V <sub>IOSM</sub> = 7800 V <sub>PK</sub> (qualification)                                                                     | 6000              | V <sub>PK</sub>  |
|                   |                                                     | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM} = 1697 V_{PK}$ , $t_m = 10$ s                                                    | ≤5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                      |                                                                                                                                                                                                          | ≤5                | рС               |
|                   |                                                     | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM} = 2651 \ V_{PK}$ , $t_m = 1$ s (100% production) | ≤5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output (5)            | $V_{IO} = 0.4 \sin (2\pi ft), f = 1 \text{ MHz}$                                                                                                                                                         | 2.4               | pF               |
|                   |                                                     | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                           | >10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Isolation resistance, input to output (5)           | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le x^{\circ}\text{C}$                                                                                                                            | >10 <sup>11</sup> | Ω                |
|                   |                                                     | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                        | >10 <sup>9</sup>  |                  |
|                   | Pollution degree                                    |                                                                                                                                                                                                          | 2                 |                  |
|                   | Climatic category                                   |                                                                                                                                                                                                          | 40/125/21         |                  |
| UL 1577           | ,                                                   |                                                                                                                                                                                                          |                   |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                         | $\begin{array}{l} V_{TEST} = V_{ISO} = 3000 \ V_{RMS},  t = 60 \ s \ (qualification); \\ V_{TEST} = 1.2 \ \times V_{ISO} = 3600 \ V_{RMS},  t = 1 \ s \ (100\% \\ production) \end{array}$               | 3000              | V <sub>RMS</sub> |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

<sup>(2)</sup> This coupler is suitable for safe electrical insulation only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

<sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

<sup>(4)</sup> Apparent charge is electrical discharge caused by a partial discharge (pd).

<sup>(5)</sup> All pins on each side of the barrier tied together creating a two-terminal device



7.7 Safety-Related Certifications

| VDE                                                                                                                                                                                    | CSA                                                                                                                                                                                                                                                  | UL                                       | CQC                                                                                                      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 and DIN EN 61010-1 (VDE 0411-1):2011-07                                                                             | Approved under CSA Component<br>Acceptance Notice 5A, IEC 60950-1, and<br>IEC 61010-1                                                                                                                                                                | Recognized component under UL 1577       | Certified according to GB4943.1-2011                                                                     |
| Basic Insulation;<br>Maximum Transient Overvoltage, 4242 $V_{PK}$ ;<br>Maximum Surge Isolation Voltage, 6000 $V_{PK}$ ;<br>Maximum Repetitive Peak Isolation Voltage,<br>1414 $V_{PK}$ | $800~\rm V_{RMS}$ Basic Insulation and $400~\rm V_{RMS}$ Reinforced Insulation working voltage per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed.+A1+A2; $300~\rm V_{RMS}$ Basic Insulation working voltage per CSA 61010-1-12 and IEC 61010-1 3rd Ed. | Single protection, 3000 V <sub>RMS</sub> | Reinforced Insulation, Altitude ≤ 5000 m, Tropical Climate, 250 V <sub>RMS</sub> maximum working voltage |
| Certificate number: 40016131                                                                                                                                                           | Master contract number: 220991                                                                                                                                                                                                                       | File number: E181974                     | Certificate number:<br>CQC15001121716                                                                    |

## 7.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                         | MIN | TYP | MAX | TINU |
|----------------|-----------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>S</sub> | Safety input, output, or supply current | $R_{\theta JA} = 78.4$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 1 | 290 |     |     |      |
|                |                                         | $R_{\theta JA}$ = 78.4 °C/W, $V_I$ = 3.6 V, $T_J$ = 150°C, $T_A$ = 25°C, see Figure 1   | 443 |     | 443 | mA   |
| T <sub>S</sub> | Safety temperature                      |                                                                                         |     |     | 150 |      |

<sup>(1)</sup> The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

Submit Documentation Feedback

Copyright © 2015–2017, Texas Instruments Incorporated



## 7.9 Electrical Characteristics—5-V Supply

V<sub>CC1</sub> and V<sub>CC2</sub> at 5 V ± 10% (over recommended operating conditions unless otherwise noted)

|                                          | PARAMETER                          | TEST CONDITIONS                                                                 | MIN                                   | TYP | MAX | UNIT  |
|------------------------------------------|------------------------------------|---------------------------------------------------------------------------------|---------------------------------------|-----|-----|-------|
| .,                                       | High lavel autout values           | I <sub>OH</sub> = -4 mA; see Figure 14                                          | V <sub>CCO</sub> <sup>(1)</sup> - 0.5 | 4.7 |     | V     |
| V <sub>OH</sub>                          | High-level output voltage          | I <sub>OH</sub> = -20 μA; see Figure 14                                         | V <sub>CCO</sub> <sup>(1)</sup> - 0.1 | 5   |     | V     |
| V <sub>OL</sub> Low-level output voltage |                                    | I <sub>OL</sub> = 4 mA; see Figure 14                                           |                                       | 0.2 | 0.4 | V     |
|                                          |                                    | I <sub>OL</sub> = 20 μA; see Figure 14                                          |                                       | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub>                      | Input threshold voltage hysteresis |                                                                                 |                                       | 480 |     | mV    |
| I <sub>IH</sub>                          | High-level input current           | V <sub>IH</sub> = V <sub>CC</sub> at INx or ENx                                 |                                       |     | 10  | μΑ    |
| I <sub>IL</sub>                          | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                             | -10                                   |     |     | μΑ    |
| CMTI                                     | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 17                          | 25                                    | 70  |     | kV/μs |
| Cı                                       | Input capacitance <sup>(2)</sup>   | $V_{I} = V_{CC}/2 + 0.4 \sin(2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$ |                                       | 3.4 |     | pF    |

 $V_{CCO}$  is supply voltage,  $V_{CC1}$  or  $V_{CC2},$  for the output channel being measured. Measured from input pin to ground.

# 7.10 Supply Current Characteristics—5-V Supply

All inputs switching with square wave clock signal for dynamic  $I_{CC}$  measurement.  $V_{CC1}$  and  $V_{CC2}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

| PARAMETER      | TEST CONDITION                                                              | NS           | SUPPLY<br>CURRENT                   | MIN T | P MAX   | UNIT |
|----------------|-----------------------------------------------------------------------------|--------------|-------------------------------------|-------|---------|------|
| ISO7340-Q1     | •                                                                           |              |                                     |       |         | •    |
|                | EN = 0 V                                                                    | Disable      | I <sub>CC1</sub>                    | (     | ).6 1.4 |      |
|                | LIN = 0 V                                                                   | Disable      | I <sub>CC2</sub>                    | (     | 0.8     |      |
|                |                                                                             | DC to 1 Mbps | I <sub>CC1</sub>                    | (     | ).6 1.4 |      |
| Supply current |                                                                             | DC to 1 Mbps | I <sub>CC2</sub>                    |       | 3.2 4.8 | mA   |
| Зирріу сипепі  | DC Signal: $V_I = V_{CC}$ or 0 V,<br>AC Signal: All channels switching with | 10 Mbps      | I <sub>CC1</sub>                    |       | .4 2.3  | IIIA |
|                | square wave clock input; $C_L = 15 \text{ pF}$                              | 10 Mbps      | I <sub>CC2</sub>                    | Ę     | 5.6 7.1 |      |
|                |                                                                             | 25 Mbps      | I <sub>CC1</sub>                    | 2     | 2.7 4   |      |
|                |                                                                             | 23 IVIDPS    | I <sub>CC2</sub>                    | (     | ).3 12  |      |
| ISO7341-Q1     |                                                                             |              |                                     |       |         |      |
|                | EN1 = EN2 = 0 V                                                             | Disable      | I <sub>CC1</sub>                    | (     | ).8 1.8 |      |
|                | LIVI = LIVZ = 0 V                                                           | Disable      | I <sub>CC2</sub>                    | (     | ).7 1.3 |      |
|                | DC Signal: $V_I = V_{CC}$ or 0 V, AC Signal: All channels switching with    | DC to 1 Mbps | I <sub>CC1</sub>                    |       | 2 3.2   | mA   |
| Supply current |                                                                             |              | I <sub>CC2</sub>                    | 2     | 2.9 4.4 |      |
| опрру синен    |                                                                             | 10 Mbps      | I <sub>CC1</sub>                    | 3     | 3.2 4.5 |      |
|                | square wave clock input; C <sub>L</sub> = 15 pF                             | 10 Mbps      | I <sub>CC2</sub>                    | 4     | 1.9 6.5 |      |
|                |                                                                             | 25 Mbps      | I <sub>CC1</sub>                    |       | 5 7     |      |
|                |                                                                             | 25 Mbps      | I <sub>CC2</sub>                    | -     | '.8 11  |      |
| ISO7342-Q1     |                                                                             |              |                                     |       |         |      |
|                | EN1 = EN2 = 0 V                                                             | Disable      | I <sub>CC1</sub> , I <sub>CC2</sub> | (     | ).7 1.6 |      |
| Cumply ourrant | DC Signal: $V_I = V_{CC}$ or 0 V,                                           | DC to 1 Mbps | I <sub>CC1</sub> , I <sub>CC2</sub> |       | 2.5 4   | mA   |
| Supply current | AC Signal: All channels switching with                                      | 10 Mbps      | I <sub>CC1</sub> , I <sub>CC2</sub> | 4     | 1.1 5.6 |      |
|                | square wave clock input; C <sub>L</sub> = 15 pF                             | 25 Mbps      | I <sub>CC1</sub> , I <sub>CC2</sub> | (     | 6.4 9   |      |



## 7.11 Electrical Characteristics—3.3-V Supply

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

|                                          | 1002                               | 1 0                                                    |                                       |     |     |       |
|------------------------------------------|------------------------------------|--------------------------------------------------------|---------------------------------------|-----|-----|-------|
|                                          | PARAMETER                          | TEST CONDITIONS                                        | MIN                                   | TYP | MAX | UNIT  |
| \/                                       | High level autout valtage          | I <sub>OH</sub> = -4 mA; see Figure 14                 | V <sub>CCO</sub> <sup>(1)</sup> - 0.5 | 3   |     | V     |
| V <sub>OH</sub>                          | High-level output voltage          | $I_{OH} = -20 \mu A$ ; see Figure 14                   | V <sub>CCO</sub> <sup>(1)</sup> – 0.1 | 3.3 |     | V     |
| V <sub>OL</sub> Low-level output voltage |                                    | I <sub>OL</sub> = 4 mA; see Figure 14                  |                                       | 0.2 | 0.4 | V     |
|                                          |                                    | $I_{OL}$ = 20 $\mu$ A; see Figure 14                   |                                       | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub>                      | Input threshold voltage hysteresis |                                                        |                                       | 450 |     | mV    |
| I <sub>IH</sub>                          | High-level input current           | V <sub>IH</sub> = V <sub>CC</sub> at INx or ENx        |                                       |     | 10  | μΑ    |
| I <sub>IL</sub>                          | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                    | -10                                   |     |     | μΑ    |
| CMTI                                     | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 17 | 25                                    | 50  |     | kV/μs |

<sup>(1)</sup>  $V_{CCO}$  is supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel being measured.

## 7.12 Supply Current Characteristics—3.3-V Supply

All inputs switching with square wave clock signal for dynamic  $I_{CC}$  measurement.  $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

| PARAMETER      | TEST CONDITION                                                              | NS           | SUPPLY<br>CURRENT                   | MIN | ΓYP Ν | AX  | UNIT |
|----------------|-----------------------------------------------------------------------------|--------------|-------------------------------------|-----|-------|-----|------|
| ISO7340-Q1     |                                                                             |              |                                     |     |       |     |      |
|                | EN = 0 V                                                                    | Disable      | I <sub>CC1</sub>                    |     | 0.4   | 0.7 |      |
|                | EN = 0 V                                                                    | Disable      | I <sub>CC2</sub>                    |     | 0.3   | 0.6 |      |
|                |                                                                             | DC to 1 Mbps | I <sub>CC1</sub>                    |     | 0.4   | 0.7 |      |
| Supply current |                                                                             | DC to 1 Mbps | I <sub>CC2</sub>                    |     | 2.3   | 3.6 | mΑ   |
| Зирріу сипені  | DC Signal: $V_I = V_{CC}$ or 0 V,<br>AC Signal: All channels switching with | 10 Mbps      | I <sub>CC1</sub>                    |     | 0.9   | 1.3 | ША   |
|                | square wave clock input; C <sub>L</sub> = 15 pF                             | TO MDPS      | I <sub>CC2</sub>                    |     | 3.9   | 5.1 |      |
|                |                                                                             | 25 Mbps      | I <sub>CC1</sub>                    |     | 1.6   | 2.4 |      |
|                |                                                                             | 25 IVIDPS    | I <sub>CC2</sub>                    |     | 6.3   | 8   |      |
| S07341-Q1      |                                                                             |              |                                     |     |       |     |      |
|                | EN1 = EN2 = 0 V                                                             | Disable      | I <sub>CC1</sub>                    |     | 0.6   | 1   | mA   |
|                | LINT = LINZ = 0 V                                                           | Disable      | I <sub>CC2</sub>                    |     | 0.5   | 8.0 |      |
|                | DC Signal: $V_i = V_{CC}$ or 0 V, AC Signal: All channels switching with    | DC to 1 Mbps | I <sub>CC1</sub>                    |     | 1.4   | 2.3 |      |
| Supply current |                                                                             |              | I <sub>CC2</sub>                    |     | 2.2   | 3.2 |      |
| Зирріу сипені  |                                                                             | 10 Mbps      | I <sub>CC1</sub>                    |     | 2.2   | 3   |      |
|                | square wave clock input; $C_L = 15 \text{ pF}$                              | TO IVIDPS    | I <sub>CC2</sub>                    |     | 3.4   | 4.5 |      |
|                |                                                                             | 05.14        | I <sub>CC1</sub>                    |     | 3.3   | 4.7 |      |
|                |                                                                             | 25 Mbps      | I <sub>CC2</sub>                    |     | 5.2   | 7.2 |      |
| SO7342-Q1      |                                                                             | •            | •                                   |     |       |     |      |
|                | EN1 = EN2 = 0 V                                                             | Disable      | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 0.5   | 0.9 |      |
| Cumply gurrant | DC Signal: $V_I = V_{CC}$ or 0 V,                                           | DC to 1 Mbps | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 1.8   | 2.8 | A    |
| Supply current | AC Signal: All channels switching with                                      | 10 Mbps      | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 2.8   | 4   | mA   |
|                | square wave clock input; C <sub>L</sub> = 15 pF                             | 25 Mbps      | I <sub>CC1</sub> , I <sub>CC2</sub> |     | 4.3   | 5.8 |      |

0 Submit Documentation Feedback

Copyright © 2015–2017, Texas Instruments Incorporated



## 7.13 Switching Characteristics—5-V Supply

V<sub>CC1</sub> and V<sub>CC2</sub> at 5 V ± 10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   |                                    | TEST CONDITIONS             | MIN | TYP   | MAX       | UNIT |
|-------------------------------------|-------------------------------------------------------------|------------------------------------|-----------------------------|-----|-------|-----------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      |                                    | 2 5 44                      | 20  | 31    | 58        | ns   |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> |                                    | See Figure 14               |     |       | 4         | ns   |
| . (2)                               | 0 1 1 1 1 1 1 1 1                                           |                                    | Same-direction Channels     |     |       | 2.5       | ns   |
| $t_{sk(0)}^{(2)}$                   | Channel-to-channel output skew time                         |                                    | Opposite-direction Channels |     |       | 17        | ns   |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                      |                                    |                             |     |       | 23        | ns   |
| t <sub>r</sub>                      | Output signal rise time                                     |                                    | 0 5 44                      |     | 2.1   |           | ns   |
| t <sub>f</sub>                      | Output signal fall time                                     |                                    | See Figure 14               |     | 1.7   |           | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-hiç                      | h impedance output                 |                             |     | 7     | 13        | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-hig                       | n impedance output                 |                             |     | 7     | 13        | ns   |
|                                     | Enable propagation delay, high                              | ISO734xCQDWQ1 and ISO734xCQDWRQ1   |                             |     | 7     | 13        |      |
| t <sub>PZH</sub>                    | impedance-to-high output                                    | ISO734xFCQDWQ1 and ISO734xFCQDWRQ1 | See Figure 15               |     | 15000 | 23000 (4) | ns   |
|                                     | Enable propagation delay, high                              | ISO734xCQDWQ1 and ISO734xCQDWRQ1   |                             |     | 15000 | 23000 (4) |      |
| t <sub>PZL</sub>                    | impedance-to-low output                                     | ISO734xFCQDWQ1 and ISO734xFCQDWRQ1 |                             |     | 7     | 13        | ns   |
| t <sub>fs</sub>                     | Fail-safe output delay time from input                      | power loss                         | See Figure 16               |     | 9.4   |           | μS   |

<sup>(1)</sup> Also known as Pulse Skew.

## 7.14 Switching Characteristics—3.3-V Supply

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   |                                    | TEST CONDITIONS             | MIN | TYP   | MAX      | UNIT |
|-------------------------------------|-------------------------------------------------------------|------------------------------------|-----------------------------|-----|-------|----------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      |                                    | Con Figure 44               | 22  | 35    | 66       |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> |                                    | See Figure 14               |     |       | 2.5      |      |
| . (2)                               | Channel to shannel output alcourtime                        |                                    | Same-direction Channels     |     |       | 3        | ns   |
| t <sub>sk(0)</sub> (2)              | Channel-to-channel output skew time                         |                                    | Opposite-direction Channels |     |       | 16       |      |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                      |                                    |                             |     |       | 28       |      |
| t <sub>r</sub>                      | Output signal rise time                                     |                                    | 0 5                         |     | 2.8   |          |      |
| t <sub>f</sub>                      | Output signal fall time                                     |                                    | See Figure 14               |     | 2.1   |          | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impe                |                                    |                             | 9   | 18    |          |      |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high imped                | lance output                       |                             |     | 9     | 18       |      |
|                                     | Enable propagation delay, high impedance-                   | ISO734xCQDWQ1 and ISO734xCQDWRQ1   |                             |     | 9     | 18       |      |
| t <sub>PZH</sub>                    | to-high output                                              | ISO734xFCQDWQ1 and ISO734xFCQDWRQ1 | See Figure 15               |     | 16000 | 24000(4) | ns   |
|                                     | Enable propagation delay, high impedance-                   | ISO734xCQDWQ1 and ISO734xCQDWRQ1   |                             |     | 16000 | 24000(4) |      |
| t <sub>PZL</sub>                    | to-low output                                               | ISO734xFCQDWQ1 and ISO734xFCQDWRQ1 |                             |     | 9     | 18       |      |
| t <sub>fs</sub>                     | Fail-safe output delay time from input power                | See Figure 16                      |                             | 9.4 |       | μS       |      |

<sup>(1)</sup> Also known as Pulse Skew.

<sup>(</sup>z) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

<sup>(4)</sup> The enable signal rate should be ≤ 43 Kbps.

<sup>(</sup>z) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

<sup>(4)</sup> The enable signal rate should be ≤ 45 Kbps.



### 7.15 Insulation Characteristics Curves





### 7.16 Typical Characteristics



## TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**





## 8 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3ns,  $Z_O =$  50  $\Omega$ . At the input, 50  $\Omega$  resistor is required to terminate Input Generator signal. It is not needed in actual application.
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 14. Switching Characteristics Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_1 = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 15. Enable/Disable Propagation Delay Time Test Circuit and Waveform



## **Parameter Measurement Information (continued)**



A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 16. Failsafe Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 17. Common-Mode Transient Immunity Test Circuit



## 9 Detailed Description

#### 9.1 Overview

The isolator in Figure 18 is based on a capacitive isolation-barrier technique. The I/O channel of the device consists of two internal data channels, a high-frequency (HF) channel with a bandwidth from 100 kbps up to 25 Mbps, and a low-frequency (LF) channel covering the range from 100 kbps down to DC.

In principle, a single-ended input signal entering the HF channel is split into a differential signal through the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transient pulses, which then are converted into CMOS levels by a comparator. The transient pulses at the input of the comparator can be either above or below the common-mode voltage VREF depending on whether the input bit transitioned from 0 to 1 or 1 to 0. The comparator threshold is adjusted based on the expected bit transition. A decision logic (DCL) at the output of the HF channel comparator measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, (as in the case of a low-frequency signal), the DCL forces the output-multiplexer to switch from the high-frequency to the low-frequency channel.

Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is needed to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer.

### 9.2 Functional Block Diagram



Figure 18. Conceptual Block Diagram of a Digital Capacitive Isolator



#### 9.3 Feature Description

The ISO734x-Q1 family of devices are available in multiple channel configurations and default output state options to enable wide variety of application uses.

| ORDERABLE DEVICE                   | CHANNEL DIRECTION | RATED ISOLATION                                             | MAXIMUM DATA RATE | DEFAULT OUTPUT |
|------------------------------------|-------------------|-------------------------------------------------------------|-------------------|----------------|
| ISO7340CQDWQ1 and ISO7340CQDWRQ1   | 4 Forward,        |                                                             |                   | High           |
| ISO7340FCQDWQ1 and ISO7340FCQDWRQ1 | 0 Reverse         |                                                             |                   | Low            |
| ISO7341CQDWQ1 and ISO7341CQDWRQ1   | 3 Forward,        | 2000 V (4242 V (1)                                          | QE Mbpo           | High           |
| ISO7341FCQDWQ1 and ISO7341FCQDWRQ1 | 1 Reverse         | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> <sup>(1)</sup> | 25 Mbps           | Low            |
| ISO7342CQDWQ1 and ISO7342CQDWRQ1   | 2 Forward,        |                                                             |                   | High           |
| ISO7342FCQDWQ1 and ISO7342FCQDWRQ1 | 2 Reverse         |                                                             |                   | Low            |

<sup>(1)</sup> See the Safety-Related Certifications section for detailed isolation ratings.

#### 9.3.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge, and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO734x-Q1 family of devices incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

Submit Documentation Feedback

Copyright © 2015–2017, Texas Instruments Incorporated



#### 9.4 Device Functional Modes

Table 1 lists the functional modes for the ISO734x-Q1 family of devices.

Table 1. Function Table (1)

| V                | V                | INPUT | OUTPUT ENABLE | OUT<br>(OU                          | =                                     |
|------------------|------------------|-------|---------------|-------------------------------------|---------------------------------------|
| V <sub>CCI</sub> | V <sub>cco</sub> | (INx) | (ENx)         | ISO734xCQDWQ1 AND<br>ISO734xCQDWRQ1 | ISO734xFCQDWQ1 AND<br>ISO734xFCQDWRQ1 |
|                  |                  | Н     | H or Open     | Н                                   | Н                                     |
| DU               | PU               | L     | H or Open     | L                                   | L                                     |
| PU               | PO               | X     | L             | Z                                   | Z                                     |
|                  |                  | Open  | H or Open     | H <sup>(2)</sup>                    | L <sup>(3)</sup>                      |
| PD               | PU               | X     | H or Open     | H <sup>(2)</sup>                    | L <sup>(3)</sup>                      |
| X                | PU               | X     | L             | Z                                   | Z                                     |
| X                | PD               | Х     | X             | Undetermined                        | Undetermined                          |

 $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ ; PU = Powered up ( $V_{CC} \ge 3$  V); PD = Powered down ( $V_{CC} \le 2.1$  V); X = Irrelevant; H = High level; L = Low level; Z = High Impedance In fail-safe condition, output defaults to high level

### 9.4.1 Device I/O Schematics



Figure 19. Device I/O Schematics

In fail-safe condition, output defaults to low level



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The ISO734x-Q1 family of devices use single-ended TTL-logic switching technology. The supply voltage range is from 3 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu C$  or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 10.2 Typical Application

### 10.2.1 Isolated Data Acquisition System for Process Control

The -Q1 family of devices combined with Texas Instruments' precision analog-to-digital converter and mixed signal micro-controller can create an advanced isolated data acquisition system as shown in Figure 20.



Figure 20. Isolated Data-Acquisition System for Process Control



## 10.2.1.1 Design Requirements

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO734-Q1 family of devices only requires two external bypass capacitors to operate.

#### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Typical Supply Current Equations

For the equations in this section, the following is true:

- I<sub>CC1</sub> and I<sub>CC2</sub> are typical supply currents measured in mA
- f is data rate measured in Mbps
- C<sub>I</sub> is the capacitive load measured in pF

#### 10.2.1.2.1.1 ISO7340-Q1

At 
$$V_{CC1} = V_{CC2} = 5 \text{ V}$$
:

$$I_{CC1} = 0.54366 + (0.0873 \times f)$$
 (1)

$$I_{CC2} = 2.74567 + (0.08433 \times f) + (0.01 \times f \times C_L)$$
 (2)

At 
$$V_{CC1} = V_{CC2} = 3.3 \text{ V}$$
:

$$I_{CC1} = 0.3437 + (0.04922 \times f)$$
 (3)

$$I_{CC2} = 2.1068 + (0.04374 \times f) + (0.007045 \times f \times C_1)$$
(4)

### 10.2.1.2.1.2 ISO7341-Q1

At 
$$V_{CC1} = V_{CC2} = 5 \text{ V}$$
:

$$I_{CC1} = 1.7403 + (0.1006 \times f) + (0.001711 \times f \times C_{L})$$
(5)

$$I_{CC2} = 2.502 + (0.09629 \times f) + (0.00687 \times f \times C_1)$$
(6)

At 
$$V_{CC1} = V_{CC2} = 3.3 \text{ V}$$
:

$$I_{CC1} = 1.2915 + (0.046 \times f) + (0.00185 \times f \times C_1)$$
(7)

$$I_{CC2} = 1.8833 + (0.0566 \times f) + (0.004514 \times f \times C_{L})$$
(8)

#### 10.2.1.2.1.3 ISO7342-Q1

At 
$$V_{CC1} = V_{CC2} = 5 \text{ V}$$
:

$$I_{CC1}$$
,  $I_{CC2} = 2.1254 + (0.08694 \times f) + (0.004868 \times f \times C_L)$  (9)

At 
$$V_{CC1} = V_{CC2} = 3.3 \text{ V}$$
:

$$I_{CC1}, I_{CC2} = 1.5912 + (0.0410 \times f) + (0.003785 \times f \times C_L)$$
(10)



Figure 21. Typical ISO7340-Q1 Circuit Hook-up

Figure 22. Typical ISO7341-Q1 Circuit Hook-up



Figure 23. Typical ISO7342-Q1 Circuit Hook-up

### 10.2.1.3 Application Curves

The typical eye diagrams of the ISO734x-Q1 family of devices indicate low jitter and a wide open eye at the maximum data rate of 25 Mbps.





#### 10.2.2 Typical Application for Module With 16 Inputs

The ISO7341x-Q1 device and several other components from Texas Instruments can be used to create an isolated serial peripheral interface (SPI) for input module with 16 inputs.



Figure 26. Isolated SPI for an Analog Input Module With 16 Inputs

### 10.2.2.1 Design Requirements

Refer to Isolated Data Acquisition System for Process Control for the design requirements.

#### 10.2.2.2 Detailed Design Procedure

Refer to Isolated Data Acquisition System for Process Control for the detailed design procedures.

#### 10.2.2.3 Application Curves

Refer to Isolated Data Acquisition System for Process Control for the application curves.

### 10.2.3 Typical Application for RS-232 Interface

Typical isolated RS-232 interface implementation is shown in Figure 27.



Figure 27. Isolated RS-232 Interface

### 10.2.3.1 Design Requirements

Refer to Isolated Data Acquisition System for Process Control for the design requirements.

### 10.2.3.2 Detailed Design Procedure

Refer to Isolated Data Acquisition System for Process Control for the detailed design procedures.

#### 10.2.3.3 Application Curves

Refer to Isolated Data Acquisition System for Process Control for the application curves.

## 11 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, a 0.1- $\mu$ F bypass capacitor is recommended at input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501-Q1. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501-Q1 Transformer Driver for Isolated Power Supplies.



### 12 Layout

### 12.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 28). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, see the *Digital Isolator Design Guide*.

#### 12.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

#### 12.2 Layout Example



Figure 28. Recommended Layer Stack



## 13 Device and Documentation Support

### 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation see the following:

- Isolation Glossary
- Digital Isolator Design Guide
- SN6501-Q1 Transformer Driver for Isolated Power Supplies

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS      | PRODUCT FOLDER | PRODUCT FOLDER ORDER NOW |            | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------------------|------------|---------------------|---------------------|
| ISO7340-Q1 | Click here     | Click here               | Click here | Click here          | Click here          |
| ISO7341-Q1 | Click here     | Click here               | Click here | Click here          | Click here          |
| ISO7342-Q1 | Click here     | Click here               | Click here | Click here          | Click here          |

### 13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 13.4 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.7 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.





# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2015–2017, Texas Instruments Incorporated





## **PACKAGE OUTLINE**

# **DW0016B**

SOIC - 2.65 mm max height



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.

www.ti.com



## **EXAMPLE BOARD LAYOUT**

# **DW0016B**

## SOIC - 2.65 mm max height

OIC



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

www.ti.com



### **EXAMPLE STENCIL DESIGN**

# **DW0016B**

## SOIC - 2.65 mm max height



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- Board assembly site may have different recommendations for stencil design.

www.ti.com





10-Nov-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ISO7340CQDWQ1    | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7340CQ      | Samples |
| ISO7340CQDWRQ1   | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7340CQ      | Samples |
| ISO7340FCQDWQ1   | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7340FCQ     | Samples |
| ISO7340FCQDWRQ1  | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7340FCQ     | Samples |
| ISO7341CQDWQ1    | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7341CQ      | Samples |
| ISO7341CQDWRQ1   | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7341CQ      | Samples |
| ISO7341FCQDWQ1   | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7341FCQ     | Samples |
| ISO7341FCQDWRQ1  | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7341FCQ     | Samples |
| ISO7342CQDWQ1    | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7342CQ      | Samples |
| ISO7342CQDWRQ1   | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7342CQ      | Samples |
| ISO7342FCQDWQ1   | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7342FCQ     | Samples |
| ISO7342FCQDWRQ1  | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | ISO7342FCQ     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

10-Nov-2016

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL. Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Nov-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | _    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7340CQDWRQ1  | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7340FCQDWRQ1 | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7341CQDWRQ1  | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7341FCQDWRQ1 | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7342CQDWRQ1  | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7342FCQDWRQ1 | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 10-Nov-2016



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7340CQDWRQ1  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7340FCQDWRQ1 | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7341CQDWRQ1  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7341FCQDWRQ1 | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7342CQDWRQ1  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7342FCQDWRQ1 | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.