### STD130N6F7



# N-channel 60 V, 4.2 mΩ typ., 80 A STripFET™ F7 Power MOSFET in a DPAK package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | ΙD   | Ртот  |
|------------|-----------------|--------------------------|------|-------|
| STD130N6F7 | 60 V            | 5.0 mΩ                   | 80 A | 134 W |

- Among the lowest R<sub>DS(on)</sub> on the market
- Excellent FoM (figure of merit)
- Low C<sub>rss</sub>/C<sub>iss</sub> ratio for EMI immunity
- High avalanche ruggedness

### **Applications**

Switching applications

### Description

This N-channel Power MOSFET utilizes STripFET™ F7 technology with an enhanced trench gate structure that results in very low onstate resistance, while also reducing internal capacitance and gate charge for faster and more efficient switching.

**Table 1: Device summary** 

| Order code | Marking Package |                    | Packing |  |
|------------|-----------------|--------------------|---------|--|
| STD130N6F7 | 130N6F7         | DPAK Tape and reel |         |  |

Contents STD130N6F7

### Contents

| 1 | Electric | cal ratings                         | 3  |
|---|----------|-------------------------------------|----|
| 2 | Electric | cal characteristics                 | 4  |
|   | 2.1      | Electrical characteristics (curves) | 5  |
| 3 | Test cir | cuits                               | 7  |
| 4 | Packag   | e information                       | 8  |
|   | 4.1      | DPAK package information            | 9  |
| 5 | Revisio  | on history                          | 12 |

STD130N6F7 Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                                | Value      | Unit |
|--------------------------------|----------------------------------------------------------|------------|------|
| V <sub>DS</sub>                | Drain-source voltage                                     | 60         | V    |
| V <sub>GS</sub>                | Gate-source voltage                                      | ±20        | V    |
| Ip <sup>(1)</sup>              | Drain current (continuous) at T <sub>case</sub> = 25 °C  | 80         | ^    |
| ID <sup>(*)</sup>              | Drain current (continuous) at T <sub>case</sub> = 100 °C | 80         | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                   | 320        | Α    |
| Ртот                           | Total dissipation at T <sub>case</sub> = 25 °C           | 134        | W    |
| E <sub>AS</sub> <sup>(3)</sup> | Single pulse avalanche energy                            | 200        | mJ   |
| dV/dt <sup>(4)</sup>           | Drain-body diode dynamic dV/dt ruggedness                | 5.0        | V/ns |
| T <sub>stg</sub>               | Storage temperature range                                | FF to 17F  | °C   |
| Tj                             | Operating junction temperature range                     | -55 to 175 | 30   |

#### Notes:

Table 3: Thermal data

| Symbol                              | Parameter                           | Value | Unit |
|-------------------------------------|-------------------------------------|-------|------|
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb     | 50    | ۰۵۸۸ |
| R <sub>thj-amb</sub>                | Thermal resistance junction-ambient |       | °C/W |

#### Notes:

<sup>&</sup>lt;sup>(1)</sup> Current is limited by package.

<sup>(2)</sup> Pulse width is limited by safe operating area.

 $<sup>^{(3)}</sup>$  starting  $T_j$  = 25 °C,  $I_D$  = 20 A,  $V_{DD}$  = 30 V.

 $<sup>^{(4)}</sup>I_{SD}$ = 80 A; di/dt = 600 A/ $\mu$ s;  $V_{DD}$  = 48 V;  $T_{j}$  <  $T_{jmax}$ 

 $<sup>^{(1)}</sup>$ When mounted on FR-4 board of 1 inch<sup>2</sup>, 2oz Cu, t < 10 sec

Electrical characteristics STD130N6F7

### 2 Electrical characteristics

(T<sub>case</sub> = 25 °C unless otherwise specified)

#### Table 4: Static

| Symbol              | Parameter                         | Test conditions                               | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------|-----------------------------------------------|------|------|------|------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage    | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$    | 60   |      |      | V    |
| I <sub>DSS</sub>    | Zero gate voltage drain current   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 60 V |      |      | 1    | μΑ   |
| I <sub>GSS</sub>    | Gate-body leakage current         | $V_{DS} = 0 \text{ V}, V_{GS} = 20 \text{ V}$ |      |      | 100  | nA   |
| V <sub>GS(th)</sub> | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$         | 2    |      | 4    | V    |
| R <sub>DS(on)</sub> | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 40 A |      | 4.2  | 5.0  | mΩ   |

#### **Table 5: Dynamic**

| Symbol   | Parameter                    | Test conditions                                                       | Min. | Тур. | Max. | Unit |
|----------|------------------------------|-----------------------------------------------------------------------|------|------|------|------|
| Ciss     | Input capacitance            |                                                                       | -    | 2600 | 1    |      |
| Coss     | Output capacitance           | $V_{DS} = 30 \text{ V, f} = 1 \text{ MHz,}$<br>$V_{GS} = 0 \text{ V}$ | -    | 1200 | ı    | pF   |
| Crss     | Reverse transfer capacitance |                                                                       | -    | 115  | ı    |      |
| Qg       | Total gate charge            | $V_{DD} = 30 \text{ V}, I_{D} = 80 \text{ A},$                        | -    | 42   | 1    |      |
| $Q_{gs}$ | Gate-source charge           | V <sub>GS</sub> = 10 V (see Figure<br>14: "Test circuit for gate      | -    | 13.6 | ı    | nC   |
| $Q_{gd}$ | Gate-drain charge            | charge behavior")                                                     | -    | 13   | -    |      |

### **Table 6: Switching times**

| Symbol              | Parameter           | Test conditions                                                                          | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 30 \text{ V}, I_D = 40 \text{ A},$                                             | -    | 24   | -    |      |
| tr                  | Rise time           | R <sub>G</sub> = 4.7 $\Omega$ , V <sub>GS</sub> = 10 V<br>(see Figure 13: "Test circuit" | ı    | 44   | -    |      |
| t <sub>d(off)</sub> | Turn-off delay time | for resistive load switching                                                             | -    | 62   | -    | ns   |
| t <sub>f</sub>      | Fall time           | times" and Figure 18: "Switching time waveform")                                         | -    | 24   | -    |      |

#### Table 7: Source-drain diode

| Symbol                         | Parameter                | Test conditions                                                       | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------------------|-----------------------------------------------------------------------|------|------|------|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage       | $V_{GS} = 0 \text{ V}, I_{SD} = 80 \text{ A}$                         | ı    |      | 1.2  | V    |
| t <sub>rr</sub>                | Reverse recovery time    | $I_{SD} = 80 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s},$   | -    | 50   |      | ns   |
| Qrr                            | Reverse recovery charge  | V <sub>DD</sub> = 48 V (see Figure 15:<br>"Test circuit for inductive | -    | 56   |      | nC   |
| I <sub>RRM</sub>               | Reverse recovery current | load switching and diode recovery times")                             | -    | 2.2  |      | А    |

#### Notes:

 $<sup>^{(1)}</sup>$  Pulse test: pulse duration = 300  $\mu s,$  duty cycle 1.5%.

# 2.1 Electrical characteristics (curves)

Figure 2: Safe operating area  $I_D$  GIPD221220151023SOA (A) Operation in this area is limited by  $R_{DS(on)}$   $t_p$ = 100 $\mu$ s  $t_p$ = 10ms  $t_p$ = 10ms

single pulse

10<sup>1</sup>

 $\overline{V}_{DS}(V)$ 

10°

10<sup>0</sup>

10-1

Figure 3: Thermal impedance GIPD221220151024ZTH δ=0.5 0.2 10<sup>-1</sup> 0.05 0.02  $Z_{th}=k^*R_{thj-c}$  $\delta=tp/T$ 0.01 Single pulse 10<sup>-2</sup>  $\bar{t_p}$  (s) 10<sup>-5</sup> 10-4 10<sup>-3</sup> 10<sup>-2</sup> 10<sup>-1</sup>

Figure 4: Output characteristics

GIPD181220151035OCH

V GS=9, 10V

V GS=7V

V GS=6V

V GS=5V

V GS=5V

O 2 4 6 8 V DS(V)







Figure 8: Capacitance variations

C
(pF)

10<sup>4</sup>

10<sup>2</sup>

f = 1 MHz

C<sub>RSS</sub>

10<sup>1</sup>

10<sup>-1</sup>

10<sup>0</sup>

10<sup>1</sup>

V<sub>DS</sub> (V)

Figure 10: Normalized on-resistance vs temperature R<sub>DS(on)</sub> (norm.) GIPG160615OD6DPRON  $V_{GS}$  = 10 V2.2 1.8 1.4 1.0 0.6 25 75 125 175 T<sub>i</sub> (°C) -25





STD130N6F7 Test circuits

### 3 Test circuits

Figure 13: Test circuit for resistive load switching times

Figure 15: Test circuit for inductive load switching and diode recovery times







## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

STD130N6F7 Package information

## 4.1 DPAK package information

Figure 19: DPAK (TO-252) type A2 package outline



Table 8: DPAK (TO-252) type A2 mechanical data

| Dim  |      | mm   |       |
|------|------|------|-------|
| Dim. | Min. | Тур. | Max.  |
| A    | 2.20 |      | 2.40  |
| A1   | 0.90 |      | 1.10  |
| A2   | 0.03 |      | 0.23  |
| b    | 0.64 |      | 0.90  |
| b4   | 5.20 |      | 5.40  |
| С    | 0.45 |      | 0.60  |
| c2   | 0.48 |      | 0.60  |
| D    | 6.00 |      | 6.20  |
| D1   | 4.95 | 5.10 | 5.25  |
| Е    | 6.40 |      | 6.60  |
| E1   | 5.10 | 5.20 | 5.30  |
| е    | 2.16 | 2.28 | 2.40  |
| e1   | 4.40 |      | 4.60  |
| Н    | 9.35 |      | 10.10 |
| L    | 1.00 |      | 1.50  |
| L1   | 2.60 | 2.80 | 3.00  |
| L2   | 0.65 | 0.80 | 0.95  |
| L4   | 0.60 |      | 1.00  |
| R    |      | 0.20 |       |
| V2   | 0°   |      | 8°    |

6.3 6.5 1.8 MIN

Figure 20: DPAK (TO-252) type A2 recommended footprint (dimensions are in mm)

FP\_0068772\_21

Revision history STD130N6F7

# 5 Revision history

**Table 9: Document revision history** 

| Date        | Revision | Changes                                                                           |  |
|-------------|----------|-----------------------------------------------------------------------------------|--|
| 17-Dec-2015 | 1        | First release.                                                                    |  |
| 10-Oct-2016 | 2        | Document status changed from preliminary to production data.  Minor text changes. |  |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

