

# N-channel 60 V, 6.8 mΩ typ., 40 A STripFET™ F7 Power MOSFET in a DPAK package





#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|------------|-----------------|--------------------------|----------------|
| STD80N6F7  | 60 V            | 8.0 mΩ                   | 40 A           |

- Among the lowest R<sub>DS(on)</sub> on the market
- Excellent FoM (figure of merit)
- Low C<sub>rss</sub>/C<sub>iss</sub> ratio for EMI immunity
- High avalanche ruggedness

#### **Applications**

Switching applications

#### **Description**

This N-channel Power MOSFET utilizes STripFET™ F7 technology with an enhanced trench gate structure that results in very low on-state resistance, while also reducing internal capacitance and gate charge for faster and more efficient switching.

| Product status       |               |  |
|----------------------|---------------|--|
| STD80N6F7            |               |  |
| Product summary      |               |  |
| Order code STD80N6F7 |               |  |
| Marking              | 80N6F7        |  |
| Package DPAK         |               |  |
| Packing              | Tape and reel |  |



## 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                             | Parameter                                             | Value      | Unit |  |
|------------------------------------|-------------------------------------------------------|------------|------|--|
| V <sub>DS</sub>                    | Drain-source voltage                                  | 60         | V    |  |
| V <sub>GS</sub>                    | Gate-source voltage                                   | ±20        | V    |  |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 40         | Α    |  |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C | 40         | Α    |  |
| I <sub>DM</sub> <sup>(2) (1)</sup> | Drain current (pulsed)                                | 160        | Α    |  |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>C</sub> = 25 °C           | 100        | W    |  |
| E <sub>AS</sub> (3)                | Single pulse avalanche energy                         | 60         | mJ   |  |
| dv/dt <sup>(4)</sup>               | Peak diode recovery                                   | 4.3        | V/ns |  |
| Tj                                 | Operating junction temperature range                  | -55 to 175 | °C   |  |
| T <sub>stg</sub>                   | Storage temperature range                             | -55 to 175 |      |  |

- 1. This value is limited by package
- 2. Pulse width limited by safe operating area
- 3. Starting  $T_j = 25$  °C,  $I_{AS} = 20$  A,  $V_{DD} = 40$  V.
- 4.  $I_{SD}$  = 20 A, di/dt= 700A/ $\mu$ s,  $V_{DD}$  =48 V.

Table 2. Thermal data

| Symbol                   | Parameter                                              | Value | Unit |
|--------------------------|--------------------------------------------------------|-------|------|
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb                        | 50    | °C/W |
| R <sub>thj-case</sub>    | R <sub>thj-case</sub> Thermal resistance junction-case |       | °C/W |

1. When mounted on FR-4 board of 1 inch<sup>2</sup>, 2oz Cu, t < 10 s

DS11885 - Rev 5 page 2/14



### 2 Electrical characteristics

 $T_C$  = 25 °C unless otherwise specified

Table 3. On/off-state

| Symbol               | Parameter                             | Test conditions                                             | Min. | Тур. | Max. | Unit |
|----------------------|---------------------------------------|-------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage        | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                | 60   |      |      | V    |
| I <sub>DSS</sub>     | Zero gate voltage drain current       | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 60 V               |      |      | 1    | μΑ   |
| I <sub>GSS</sub>     | Gate-body leakage current             | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V               |      |      | 100  | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage                | V <sub>DD</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μA | 2    |      | 4    | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A               |      | 6.8  | 8.0  | mΩ   |

**Table 4. Dynamic** 

| Symbol           | Parameter                    | Test conditions                                                   | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|-------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                                                   | -    | 1600 | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | $V_{DS} = 30 \text{ V, f} = 1 \text{ MHz, } V_{GS} = 0 \text{ V}$ | -    | 800  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance |                                                                   | -    | 50   | -    | pF   |
| Qg               | Total gate charge            | V <sub>DD</sub> = 30 V, I <sub>D</sub> = 20 A,                    | -    | 25   | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge           | V <sub>GS</sub> = 0 to 10 V                                       | -    | 7.2  | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | (see Figure 13. Test circuit for gate charge behavior)            | -    | 8    | -    | nC   |

Table 5. Switching times

| Symbol              | Parameter           | Test conditions                                                                                                                                                                   | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD}$ = 30 V, $I_{D}$ = 20 A, $R_{G}$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V (see Figure 12. Test circuit for resistive load switching times and Figure 17. Switching time waveform) | -    | 15   | -    | ns   |
| t <sub>r</sub>      | Rise time           |                                                                                                                                                                                   | -    | 17.6 | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                                                                                                                   | -    | 24.4 | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                                                                                                                   | -    | 7.8  | -    | ns   |

Table 6. Source-drain diode

| Symbol                         | Parameter                | Test conditions                                                                                                                                      | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage       | I <sub>SD</sub> = 40 A, V <sub>DD</sub> = 0 V                                                                                                        | -    |      | 1.2  | V    |
| t <sub>rr</sub>                | Reverse recovery time    | I <sub>D</sub> = 40 A, di/dt = 100 A/µs ,V <sub>DD</sub> = 48 V  (see Figure 14. Test circuit for inductive load switching and diode recovery times) |      | 39.6 |      | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge  |                                                                                                                                                      |      | 36   |      | nC   |
| I <sub>RRM</sub>               | Reverse recovery current |                                                                                                                                                      |      | 1.8  |      | Α    |

<sup>1.</sup> Pulsed: pulse duration = 300 μs, duty cycle 1.5%

DS11885 - Rev 5 page 3/14



#### 2.1 Electrical characteristics (curves)











DS11885 - Rev 5 page 4/14





Figure 8. Normalized  $V_{GS(th)}$  vs temperature GADG030320171447VTH  $V_{\text{GS(th)}}$ (norm.)  $I_D = 250 \mu A$ 1.2 1 8.0 0.6 0.2 -75 75 -25 25 125 175 T<sub>j</sub> (°C)





DS11885 - Rev 5 page 5/14



#### 3 Test circuits

Figure 12. Test circuit for resistive load switching times



Figure 13. Test circuit for gate charge behavior

Figure 14. Test circuit for inductive load switching and diode recovery times



Figure 15. Unclamped inductive load test circuit

AM01471v1

Figure 16. Unclamped inductive waveform



Figure 17. Switching time waveform



DS11885 - Rev 5 page 6/14



## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

DS11885 - Rev 5 page 7/14



#### 4.1 DPAK (TO-252) type A2 package information

Figure 18. DPAK (TO-252) type A2 package outline



DS11885 - Rev 5 page 8/14



Table 7. DPAK (TO-252) type A2 mechanical data

| Dim. | mm   |      |       |
|------|------|------|-------|
|      | Min. | Тур. | Max.  |
| Α    | 2.20 |      | 2.40  |
| A1   | 0.90 |      | 1.10  |
| A2   | 0.03 |      | 0.23  |
| b    | 0.64 |      | 0.90  |
| b4   | 5.20 |      | 5.40  |
| С    | 0.45 |      | 0.60  |
| c2   | 0.48 |      | 0.60  |
| D    | 6.00 |      | 6.20  |
| D1   | 4.95 | 5.10 | 5.25  |
| E    | 6.40 |      | 6.60  |
| E1   | 5.10 | 5.20 | 5.30  |
| е    | 2.16 | 2.28 | 2.40  |
| e1   | 4.40 |      | 4.60  |
| Н    | 9.35 |      | 10.10 |
| L    | 1.00 |      | 1.50  |
| L1   | 2.60 | 2.80 | 3.00  |
| L2   | 0.65 | 0.80 | 0.95  |
| L4   | 0.60 |      | 1.00  |
| R    |      | 0.20 |       |
| V2   | 0°   |      | 8°    |

DS11885 - Rev 5 page 9/14



### 4.2 DPAK (TO-252) type C2 package information

Figure 19. DPAK (TO-252) type C2 package outline











0068772\_C2\_24

Table 8. DPAK (TO-252) type C2 mechanical data

| Dim. | mm   |      |      |
|------|------|------|------|
|      | Min. | Тур. | Max. |
| Α    | 2.20 | 2.30 | 2.38 |
| A1   | 0.90 | 1.01 | 1.10 |
| A2   | 0.00 |      | 0.10 |
| b    | 0.72 |      | 0.85 |
| b4   | 5.13 | 5.33 | 5.46 |

DS11885 - Rev 5 page 10/14



| Dim. | mm                |          |       |
|------|-------------------|----------|-------|
|      | Min.              | Тур.     | Max.  |
| С    | 0.47              |          | 0.60  |
| c2   | 0.47              |          | 0.60  |
| D    | 6.00              | 6.10     | 6.20  |
| D1   | 5.10              |          | 5.60  |
| E    | 6.50              | 6.60     | 6.70  |
| E1   | 5.20 5.50         |          | 5.50  |
| е    | 2.186 2.286 2.386 |          | 2.386 |
| Н    | 9.80              | 10.10    | 10.40 |
| L    | 1.40              | 1.50     | 1.70  |
| L1   |                   | 2.90 REF |       |
| L2   | 0.90              |          | 1.25  |
| L3   |                   | 0.51 BSC |       |
| L4   | 0.60              | 0.80     | 1.00  |
| L6   |                   | 1.80 BSC |       |
| θ1   | 5°                | 7°       | 9°    |
| θ2   | 5°                | 7°       | 9°    |
| V2   | 0°                |          | 8°    |

### 4.3 DPAK (TO-252) footprint information

Figure 20. DPAK (TO-252) recommended footprint (dimensions are in mm)



FP\_0068772\_24

DS11885 - Rev 5 page 11/14



### **Revision history**

Table 9. Document revision history

| Date        | Revision | Changes                                                             |
|-------------|----------|---------------------------------------------------------------------|
| 03-Nov-2016 | 1        | First release                                                       |
| 03-Mar-2017 | 2        | Updated Table 2: "Absolute maximum ratings" and Table 5: "Dynamic". |
|             |          | Added Section 2.1: "Electrical characteristics (curves)".           |
|             |          | Minor text changes.                                                 |
| 02-May-2017 | 3        | Updated Table 2: "Absolute maximum ratings".                        |
| 01-Feb-2018 | 4        | Added DPAK (TO-252) type C package information.                     |
|             |          | Removed maturity status indication from cover page.                 |
| 12-Feb-2018 | 5        | Modified Section 4 Package information. Minor text changes.         |

DS11885 - Rev 5 page 12/14



### **Contents**

| 1          | Elec                       | trical ratings                            | 2  |
|------------|----------------------------|-------------------------------------------|----|
| 2          | Electrical characteristics |                                           | 3  |
|            |                            | Electrical characteristics (curves)       |    |
| 3          |                            | circuits                                  |    |
| 4          | Package information        |                                           | 7  |
|            | 4.1                        | DPAK (TO-252) type A2 package information | 7  |
|            | 4.2                        | DPAK (TO-252) type C2 package information | 9  |
|            | 4.3                        | DPAK (TO-252) footprint information       | 11 |
| Rev        | ision                      | history                                   | 12 |
| Contents   |                            |                                           | 13 |
| Disclaimer |                            |                                           | 14 |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics – All rights reserved

DS11885 - Rev 5 page 14/14