

## STD95N4LF3

# N-channel 40 V, 5.0 mΩtyp., 80 A STripFET™ III Power MOSFET in a DPAK package

Datasheet — production data

#### **Features**

| Туре       | V <sub>DSS</sub> | V <sub>DSS</sub> R <sub>DS(on)</sub> max |                     | P <sub>D</sub> |
|------------|------------------|------------------------------------------|---------------------|----------------|
| STD95N4LF3 | 40 V             | $<$ 6.0 m $\Omega$                       | 80 A <sup>(1)</sup> | 110 W          |

- 1. Value limited by wire bonding
- 100% avalanche tested
- Logic level drive

#### **Applications**

- Switching application
  - Automotive



This device is an N-channel enhancement mode Power MOSFET produced using STMicroelectronics' STripFET™ III technology, which is specifically designed to minimize onresistance and gate charge to provide superior switching performance.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order codes | Marking | Package | Packaging     |
|-------------|---------|---------|---------------|
| STD95N4LF3  | 95N4LF3 | DPAK    | Tape and reel |

Contents STD95N4LF3

## **Contents**

| 1 | Electrical ratings         | 3    |
|---|----------------------------|------|
| 2 | Electrical characteristics |      |
| 3 | Test circuits              | 8    |
| 4 | Package mechanical data    | . 10 |
| 5 | Packing mechanical data    | . 12 |
| 6 | Revision history           | . 14 |

STD95N4LF3 Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                             | Value      | Unit |
|------------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage                                  | 40         | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                   | ± 16       | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 80         | Α    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100 °C | 65         | Α    |
| I <sub>DM</sub> <sup>(2)</sup>     | Drain current (pulsed)                                | 320        | Α    |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>C</sub> = 25 °C           | 110        | W    |
|                                    | Derating factor                                       | 0.73       | W/°C |
| dv/dt (3)                          | Peak diode recovery voltage slope                     | 8          | V/ns |
| E <sub>AS</sub> (4)                | Single pulse avalanche energy                         | 400        | mJ   |
| T <sub>j</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature | -55 to 175 | °C   |

<sup>1.</sup> Value limited by wire bonding

Table 3. Thermal data

| Symbol                   | Parameter                            | Value | Unit |
|--------------------------|--------------------------------------|-------|------|
| R <sub>thj-case</sub>    | Thermal resistance junction-case max | 1.36  | °C/W |
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb max  | 50    | °C/W |

<sup>1.</sup> When mounted on 1inch<sup>2</sup> FR-4 2Oz Cu board

<sup>2.</sup> Pulse width limited by safe operating area

<sup>3.</sup>  $I_{SD}~\leq 80~A,~di/dt~\leq 40~A/\mu s,~V_{DS}~\leq~V_{(BR)DSS},~T_{J}~\leq~T_{JMAX}$ 

<sup>4.</sup> Starting  $T_J$  = 25 °C,  $I_D$  = 40 A,  $V_{DD}$  = 35 V *Figure 16* and *Figure 17* 

Electrical characteristics STD95N4LF3

## 2 Electrical characteristics

 $(T_{CASE} = 25 \, ^{\circ}C \text{ unless otherwise specified})$ 

Table 4. On/off states

| Symbol               | Parameter                                                | Test conditions                                                                           | Min. | Тур. | Max.       | Unit                     |
|----------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | $I_D = 250 \mu A, V_{GS} = 0$                                                             | 40   |      |            | V                        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 40 V<br>V <sub>DS</sub> = 40 V, T <sub>C</sub> = 125 °C                 |      |      | 10<br>100  | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)          | V <sub>GS</sub> = ± 16 V                                                                  |      |      | ±200       | nA                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                                      | 1    |      | 2.5        | V                        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                    | $V_{GS} = 10 \text{ V}, I_D = 40 \text{ A}$<br>$V_{GS} = 5 \text{ V}, I_D = 40 \text{ A}$ |      | 5.0  | 6.0<br>9.0 | mΩ                       |

Table 5. Dynamic

| Symbol                                                               | Parameter                                                         | Test conditions                                                                                                     | Min. | Тур.                  | Max. | Unit           |
|----------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>             | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 25 \text{ V, f} = 1 \text{ MHz,}$<br>$V_{GS} = 0$                                                         | -    | 2500<br>560<br>50     |      | pF<br>pF<br>pF |
| t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub> t <sub>f</sub> | Turn-on delay time Rise time Turn-off delay time Fall time        | $V_{DD}$ = 20 V, $I_D$ = 40 A<br>$R_G$ = 4.7 $\Omega V_{GS}$ = 10 V<br>(see <i>Figure 13</i> and <i>Figure 18</i> ) | -    | 7.5<br>45<br>45<br>11 |      | ns<br>ns<br>ns |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>                 | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | V <sub>DD</sub> = 20 V, I <sub>D</sub> = 80 A,<br>V <sub>GS</sub> = 10 V (see <i>Figure 14</i> )                    | -    | 50<br>7<br>9.5        | 70   | nC<br>nC<br>nC |

Table 6. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                                       | Min. | Тур.          | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|---------------|-----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current<br>(pulsed)               |                                                                                                                       | -    |               | 80<br>320 | A<br>A        |
| V <sub>SD</sub> (2)                                    | Forward on voltage                                                     | I <sub>SD</sub> = 80 A, V <sub>GS</sub> = 0                                                                           | -    |               | 1.5       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 80 A, di/dt = 100 A/µs,<br>$V_{DD}$ = 20 V, $T_j$ = 150 °C<br>(see <i>Figure 15</i> and <i>Figure 19</i> ) | -    | 40<br>55<br>3 |           | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area.

<sup>2.</sup> Pulsed: Pulse duration =  $300 \mu s$ , duty cycle 1.5%

Electrical characteristics STD95N4LF3

### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

6/15

Figure 5. Transfer characteristics



Figure 6. Static drain-source on-resistance  $\,$  Figure 7. Normalized  $\,$ BVDSS  $\,$ VS temperature



AM01533v1 AM01534v1 Vgs С (pF) (V) VDD=20V 12 f=1MHz 5000 Vgs=10V VDS=25V 4500 ID=80A Vgs=0 10 4000 3500 8 3000 Ciss 6 2500 2000 1500 1000 2 Coss 500 Crss 20 10 30 40 50 Qg(nC) 5 10 15 20 25 30 35 VDS(V) 0 0

Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations

Figure 10. Normalized gate threshold voltage Figure 11. Normalized on resistance vs vs temperature temperature



Figure 12. Source-drain diode forward characteristics



Test circuits STD95N4LF3

### 3 Test circuits

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times

Figure 16. Unclamped inductive load test circuit



Figure 17. Unclamped inductive waveform

Figure 18. Switching time waveform



STD95N4LF3 Test circuits

Figure 19. Diode reverse recovery waveform



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

Table 7. DPAK (TO-252) mechanical data

| Dim. |      | mm   |       |
|------|------|------|-------|
| Dim. | Min. | Тур. | Max.  |
| Α    | 2.20 |      | 2.40  |
| A1   | 0.90 |      | 1.10  |
| A2   | 0.03 |      | 0.23  |
| b    | 0.64 |      | 0.90  |
| b4   | 5.20 |      | 5.40  |
| С    | 0.45 |      | 0.60  |
| c2   | 0.48 |      | 0.60  |
| D    | 6.00 |      | 6.20  |
| D1   |      | 5.10 |       |
| Е    | 6.40 |      | 6.60  |
| E1   |      | 4.70 |       |
| е    |      | 2.28 |       |
| e1   | 4.40 |      | 4.60  |
| Н    | 9.35 |      | 10.10 |
| L    | 1    |      |       |
| L1   |      | 2.80 |       |
| L2   |      | 0.80 |       |
| L4   | 0.60 |      | 1     |
| R    |      | 0.20 |       |
| V2   | 0°   |      | 8°    |

Figure 20. DPAK (TO-252) drawing



Figure 21. DPAK footprint<sup>(a)</sup>



**577** 

a. All dimensions are in millimeters

## 5 Packing mechanical data

Table 8. DPAK (TO-252) tape and reel mechanical data

| abic o. | Tape | oz) tape and reer |        | Reel      |      |
|---------|------|-------------------|--------|-----------|------|
| Di-     |      | nm                | Dim    |           | ım   |
| Dim.    | Min. | Max.              | — Dim. | Min.      | Max. |
| A0      | 6.8  | 7                 | Α      |           | 330  |
| В0      | 10.4 | 10.6              | В      | 1.5       |      |
| B1      |      | 12.1              | С      | 12.8      | 13.2 |
| D       | 1.5  | 1.6               | D      | 20.2      |      |
| D1      | 1.5  |                   | G      | 16.4      | 18.4 |
| Е       | 1.65 | 1.85              | N      | 50        |      |
| F       | 7.4  | 7.6               | Т      |           | 22.4 |
| K0      | 2.55 | 2.75              |        |           |      |
| P0      | 3.9  | 4.1               |        | Base qty. | 2500 |
| P1      | 7.9  | 8.1               |        | Bulk qty. | 2500 |
| P2      | 1.9  | 2.1               |        |           | •    |
| R       | 40   |                   |        |           |      |
| Т       | 0.25 | 0.35              |        |           |      |
| W       | 15.7 | 16.3              |        |           |      |

Figure 22. Tape for DPAK (TO-252)



Figure 23. Reel for DPAK (TO-252)



Revision history STD95N4LF3

## 6 Revision history

Table 9. Document revision history

| Date        | Revision | Changes                                                                                                                                   |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 11-Feb-2009 | 1        | First release                                                                                                                             |
| 23-Jul-2009 | 2        | Marking on device summary has been corrected.                                                                                             |
| 13-Jul-2012 | 3        | Updated title on the cover page.  Minor text changes.  Updated Section 4: Package mechanical data and Section 5: Packing mechanical data. |

#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

