

# N-channel logic level 60 V, 2.5 m $\Omega$ max., 160 A, STripFET F7 Power MOSFET in a PowerFLAT 5x6 package



PowerFLAT 5x6



#### **Features**

| Order codes | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|-------------|-----------------|--------------------------|----------------|
| STL160N6LF7 | 60 V            | 2.5 mΩ                   | 160 A          |

- Among the lowest R<sub>DS(on)</sub> on the market
- Excellent FoM (figure of merit)
- Low C<sub>rss</sub>/C<sub>iss</sub> ratio for EMI immunity
- · High avalanche ruggedness
- Logic level V<sub>GS(th)</sub>

### **Applications**

Switching applications

### **Description**

This N-channel Power MOSFET utilizes STripFET F7 technology with an enhanced trench gate structure that results in very low on-state resistance, while also reducing internal capacitance and gate charge for faster and more efficient switching.



# Product status link STL160N6LF7

| Product summary |               |  |  |  |
|-----------------|---------------|--|--|--|
| Order code      | STL160N6LF7   |  |  |  |
| Marking         | 160N6LF7      |  |  |  |
| Package         | PowerFLAT 5x6 |  |  |  |
| Packing         | Tape and reel |  |  |  |



# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                               | Parameter                                                                                           | Value      | Unit |
|--------------------------------------|-----------------------------------------------------------------------------------------------------|------------|------|
| V <sub>DS</sub>                      | Drain-source voltage                                                                                | 60         | V    |
| V <sub>GS</sub>                      | Gate-source voltage                                                                                 | ±20        | V    |
|                                      | Drain current (continuous) at T <sub>C</sub> = 25 °C <sup>(2)</sup>                                 | 160        |      |
| I <sub>D</sub> <sup>(1)</sup>        | Drain current (continuous) at T <sub>C</sub> = 100 °C <sup>(2)</sup>                                | 110        | Α    |
|                                      | Drain current (continuous) at T <sub>C</sub> = 25 °C <sup>(3)</sup>                                 | 120        |      |
| I <sub>DM</sub> <sup>(1)(2)(4)</sup> | Drain current (pulsed)                                                                              | 640        | Α    |
| P <sub>TOT</sub>                     | Total power dissipation at T <sub>C</sub> = 25 °C                                                   | 125        | W    |
| I <sub>AS</sub>                      | Single pulse avalanche current (pulse width limited by maximum junction temperature)                | 60         | А    |
| E <sub>AS</sub>                      | Single pulse avalanche energy (starting $T_J$ = 25 °C, $I_{AV}$ = 60 A, $R_{Gmin.}$ = 25 $\Omega$ ) | 141        | mJ   |
| TJ                                   | Operating junction temperature range                                                                | -55 to 175 | °C   |

- 1. Specified by design, not tested in production.
- 2. This is the theoretical current value only related to the silicon.
- 3. This current value is limited by package.
- 4. Pulse width is limited by safe operating area.

Table 2. Thermal data

| Symbol                           | Parameter                                                                          | Value | Unit |
|----------------------------------|------------------------------------------------------------------------------------|-------|------|
| R <sub>thJA</sub> <sup>(1)</sup> | Thermal resistance, junction-to-ambient (on 2s2p FR-4 board vertical in still air) | 15.6  | °C/W |
| R <sub>thJC</sub>                | Thermal resistance, junction-to-case                                               | 1.2   | °C/W |

1. Defined according to JEDEC standards (JESD51-5, -7).

DS12797 - Rev 3 page 2/16



## 2 Electrical characteristics

( $T_C$  = 25 °C unless otherwise specified).

Table 3. On /off states

| Symbol               | Parameter                       | Test conditions                                  | Min. | Тур. | Max. | Unit |
|----------------------|---------------------------------|--------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage  | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V     | 60   |      |      | V    |
|                      |                                 | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 60 V    |      |      | 1    | μA   |
| $I_{\rm DSS}$        | Zero gate voltage drain current | V <sub>GS</sub> = 0 V,                           |      |      | 100  | μA   |
|                      |                                 | $V_{DS}$ = 60 V, $T_{C}$ = 125 °C <sup>(1)</sup> |      |      | 100  | þ.c. |
| $I_{GSS}$            | Gate-body leakage current       | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V    |      |      | 100  | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage          | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$             | 1.2  |      | 2.5  | V    |
| Proc                 | Static drain-source on-         | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 60 A    |      | 2.0  | 2.5  | mΩ   |
| R <sub>DS(on)</sub>  | resistance                      | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 60 A   |      | 3.0  | 4.2  | mΩ   |

<sup>1.</sup> Specified by design and evaluated by characterization, not tested in production.

Table 4. Dynamic

| Symbol                              | Parameter                                                                                                                                                   | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> <sup>(1)</sup>     | Input capacitance                                                                                                                                           |                                                                                     | -    | 3700 | -    | pF   |
| C <sub>oss</sub> (1)                | Output capacitance                                                                                                                                          | V <sub>DS</sub> = 30 V, f = 1 MHz,                                                  | -    | 1550 | -    | pF   |
| C <sub>rss</sub> (1)                | Reverse transfer capacitance                                                                                                                                | V <sub>GS</sub> = 0 V                                                               | -    | 70   | -    | pF   |
| O (1)                               | $Q_g^{(1)}$ Total gate charge $ \frac{\text{gate charge behavior})}{V_{DD} = 30 \text{ V, } I_D = 60 \text{ A,} } $ $V_{GS} = 0 \text{ to } 4.5 \text{ V} $ | V <sub>GS</sub> = 0 to 10 V<br>(see Figure 18. Test circuit for                     | -    | 63   | -    | nC   |
| Qg <sup>(*)</sup>                   |                                                                                                                                                             | V <sub>GS</sub> = 0 to 4.5 V (see Figure 18. Test circuit for                       | -    | 33   | -    | nC   |
| Q <sub>gs</sub> <sup>(1)</sup>      | Gate-source charge                                                                                                                                          | $V_{DD} = 30 \text{ V}, I_{D} = 60 \text{ A},$                                      | -    | 12   | -    | nC   |
| Q <sub>gd</sub> <sup>(1)</sup>      | Gate-drain charge                                                                                                                                           | V <sub>GS</sub> = 0 to 4.5 V (see Figure 18. Test circuit for gate charge behavior) | -    | 14   | -    | nC   |
| R <sub>g</sub> <sup>(1)</sup>       | Intrinsic gate resistance                                                                                                                                   |                                                                                     | -    | 2    | -    | Ω    |
| Q <sub>g(sync)</sub> <sup>(1)</sup> | Total gate charge, sync.<br>MOSFET                                                                                                                          | I <sub>D</sub> = 60 A, V <sub>GS</sub> = 0 to 10 V                                  | -    | 52   | -    | nC   |
| Q <sub>oss</sub> <sup>(1)</sup>     | Output charge                                                                                                                                               | V <sub>DD</sub> = 30 V, V <sub>GS</sub> = 0 V                                       | -    | 64   | -    | nC   |

<sup>1.</sup> Specified by design and evaluated by characterization, not tested in production.

DS12797 - Rev 3 page 3/16



Table 5. Switching times

| Symbol                  | Parameter           | Test conditions                                                     | Min. | Тур. | Max. | Unit |
|-------------------------|---------------------|---------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub> (1)  | Turn-on delay time  | $V_{DD} = 30 \text{ V}, I_D = 60 \text{ A},$                        | -    | 14   | -    | ns   |
| t <sub>r</sub> (1)      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$                                | -    | 7    | -    | ns   |
| t <sub>d(off)</sub> (1) | Turn-off delay time | (see Figure 17. Test circuit for resistive load switching times and | -    | 57   | -    | ns   |
| t <sub>f</sub> (1)      | Fall time           | Figure 21. Unclamped inductive waveform)                            | -    | 16   | -    | ns   |

<sup>1.</sup> Specified by design and evaluated by characterization, not tested in production.

Table 6. Source-drain diode

| Symbol                             | Parameter                       | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|------------------------------------|---------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub> <sup>(1) (2)</sup> | Forward on current (continuous) |                                                                                     | -    |      | 83   | А    |
| $V_{SD}$                           | Forward on voltage              | I <sub>SD</sub> = 60 A, V <sub>GS</sub> = 0 V                                       | -    |      | 1.2  | V    |
| t <sub>rr</sub> (1)                | Reverse recovery time           | I <sub>SD</sub> = 60 A, di/dt = 100 A/μs                                            | -    | 44   |      | ns   |
| Q <sub>rr</sub> <sup>(1)</sup>     | Reverse recovery charge         | V <sub>DD</sub> = 48 V                                                              | -    | 40   |      | nC   |
| I <sub>RRM</sub> <sup>(1)</sup>    | Reverse recovery current        | (see Figure 19. Test circuit for inductive load switching and diode recovery times) | -    | 1.8  |      | А    |

<sup>1.</sup> Specified by design and evaluated by characterization, not tested in production.

DS12797 - Rev 3 page 4/16

<sup>2.</sup> This is the theoretical current value only related to the silicon.



### 2.1 Electrical characteristics (curves)



Figure 2. Drain current vs case temperature GPDP130920241117PDT\_ID (A) 160 140 120 100 80 60 40 20 0 0 50 100 150 T<sub>C</sub> (°C)









DS12797 - Rev 3 page 5/16





Figure 7. Typical gate charge characteristics



Figure 8. Typical capacitance characteristics



Figure 9. Avalanche characteristics



Figure 10. Avalanche energy



Figure 11. Typical drain-source on-resistance



Figure 12. Typical on-resistance vs gate-source voltage



DS12797 - Rev 3 page 6/16



Figure 13. Normalized on-resistance vs temperature



Figure 14. Normalized gate threshold voltage vs temperature



Figure 15. Typical reverse diode forward characteristics



Figure 16. Normalized V<sub>(BR)DSS</sub> vs temperature



DS12797 - Rev 3 page 7/16



## 3 Test circuits

\_\_\_\_\_

Figure 17. Test circuit for resistive load switching times

Figure 18. Test circuit for gate charge behavior

V<sub>GS</sub>

Pulse width

2200

PRL

27 KΩ

AM01469v10

Figure 19. Test circuit for inductive load switching and diode recovery times



AM01470v1

Figure 20. Unclamped inductive load test circuit

Figure 21. Unclamped inductive waveform



Figure 22. Switching time waveform



DS12797 - Rev 3 page 8/16



# 4 Package information

To meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: www.st.com. ECOPACK is an ST trademark.

## 4.1 PowerFLAT 5x6 type B package information

Figure 23. PowerFLAT 5x6 type B package outline



DS12797 - Rev 3 page 9/16



Table 7. PowerFLAT 5x6 type B mechanical data

| Dim.   | mm   |      |      |  |  |  |
|--------|------|------|------|--|--|--|
| Dilli. | Min. | Тур. | Max. |  |  |  |
| Α      | 0.90 | 0.95 | 1.00 |  |  |  |
| A1     |      | 0.02 |      |  |  |  |
| b      | 0.35 | 0.40 | 0.45 |  |  |  |
| b1     |      | 0.30 |      |  |  |  |
| С      | 0.21 | 0.25 | 0.34 |  |  |  |
| D      | 4.80 |      | 5.10 |  |  |  |
| D1     | 4.80 | 4.90 | 5.00 |  |  |  |
| D2     | 4.01 | 4.21 | 4.31 |  |  |  |
| е      | 1.17 | 1.27 | 1.37 |  |  |  |
| E      | 5.90 | 6.00 | 6.10 |  |  |  |
| E1     | 5.70 | 5.75 | 5.80 |  |  |  |
| E2     | 3.54 | 3.64 | 3.74 |  |  |  |
| E4     | 0.15 | 0.25 | 0.35 |  |  |  |
| E5     | 0.26 | 0.36 | 0.46 |  |  |  |
| Н      | 0.51 | 0.61 | 0.71 |  |  |  |
| K      | 0.95 |      |      |  |  |  |
| L      | 0.51 | 0.61 | 0.71 |  |  |  |
| L1     | 0.06 | 0.13 | 0.20 |  |  |  |
| L2     |      |      | 0.10 |  |  |  |
| Р      | 1.00 | 1.10 | 1.20 |  |  |  |
| θ      | 8°   | 10°  | 12°  |  |  |  |

DS12797 - Rev 3 page 10/16





Figure 24. PowerFLAT 5x6 recommended footprint (dimensions are in mm)

Footprint\_8472137\_typeB rev5

## 4.2 PowerFLAT 5x6 packing information

Figure 25. PowerFLAT 5x6 tape (dimensions are in mm)







- (I) Measured from centreline of sprocket hole to centreline of pocket.
- (II) Cumulative tolerance of 10 sprocket holes is  $\pm 0.20$ .
- (III) Measured from centreline of sprocket hole to centreline of pocket

Base and bulk quantity 3000 pcs All dimensions are in millimeters

8234350\_Tape\_rev\_C

DS12797 - Rev 3 page 11/16

Figure 26. PowerFLAT 5x6 package orientation in carrier tape

#### Pin 1 identification



Figure 27. PowerFLAT 5x6 reel



8234350\_Reel\_rev\_C

DS12797 - Rev 3 page 12/16



## 4.3 PowerFLAT 5x6 marking information

Figure 28. PowerFLAT 5x6 marking information



Note:

Engineering Samples: these samples can be clearly identified by a dedicated special symbol in the marking of each unit. These samples are intended to be used for electrical compatibility evaluation only; usage for any other purpose may be agreed only upon written authorization by ST. ST is not liable for any customer usage in production and/or in reliability qualification trials.

Commercial Samples: fully qualified parts from ST standard production with no usage restrictions.

DS12797 - Rev 3 page 13/16



# **Revision history**

Table 8. Document revision history

| Date        | Version | Changes                                                                                                                       |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
| 09-Nov-2018 | 1       | First release.                                                                                                                |
|             |         | Updated title and Features in cover page.                                                                                     |
|             |         | Updated Section 1: Electrical ratings, Section 2: Electrical characteristics and                                              |
| 20-Sep-2024 | 2       | Section 4.1: PowerFLAT 5x6 type B package information.                                                                        |
|             |         | Added Section 2.1: Electrical characteristics (curves).                                                                       |
|             |         | Minor text changes.                                                                                                           |
|             |         | Updated Table 2. Thermal data.                                                                                                |
| 13-Dec-2024 | 3       | Added Figure 3. Safe operating area, Figure 5. Typical output characteristics and Figure 6. Typical transfer characteristics. |

DS12797 - Rev 3 page 14/16



# **Contents**

| 1   | Elec  | trical ratings                           | 2  |
|-----|-------|------------------------------------------|----|
| 2   |       | trical characteristics                   |    |
|     |       | Electrical characteristics (curves)      |    |
| 3   |       | circuits                                 |    |
| 4   | Pac   | kage information                         | 9  |
|     | 4.1   | PowerFLAT 5x6 type B package information | 9  |
|     | 4.2   | PowerFLAT 5x6 packing information        | 11 |
|     | 4.3   | PowerFLAT 5x6 marking information        | 13 |
| Rev | ision | history                                  | 14 |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved

DS12797 - Rev 3 page 16/16