

#### STL40DN3LLH5

# Automotive-grade dual N-channel 30 V, 0.016 Ω typ., 40 A STripFET™ H5 Power MOSFET in a PowerFLAT™ 5x6 DI package

Datasheet - production data



Figure 1. Internal schematic diagram



#### **Features**

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|--------------|-----------------|--------------------------|----------------|
| STL40DN3LLH5 | 30 V            | 0.018 Ω                  | 40 A           |



- AEC-Q101 qualified
- Low on-resistance
- · High avalanche ruggedness
- Low gate drive power loss
- Wettable flank package

#### **Applications**

· Switching applications

#### **Description**

This device is an N-channel Power MOSFET developed using STMicroelectronics' STripFET™ H5 technology. The device has been optimized to achieve very low on-state resistance, contributing to a FoM that is among the best in its class.

**Table 1. Device summary** 

| Order code   | Marking  | Package                         | Packing       |
|--------------|----------|---------------------------------|---------------|
| STL40DN3LLH5 | 40DN3LH5 | PowerFLAT™ 5x6<br>double island | Tape and reel |

Contents STL40DN3LLH5

### **Contents**

| 1 | Electrical ratings3                       |
|---|-------------------------------------------|
| 2 | Electrical characteristics4               |
|   | 2.1 Electrical characteristics (curves)   |
| 3 | Test circuits                             |
| 4 | Package information                       |
|   | 4.1 PowerFLAT 5x6 double island WF type R |
| 5 | Packing information                       |
| 6 | Revision history                          |



STL40DN3LLH5 Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                        | Parameter                                              | Value      | Unit |
|-------------------------------|--------------------------------------------------------|------------|------|
| V <sub>DS</sub>               | Drain-source voltage                                   | 30         | V    |
| V <sub>GS</sub>               | Gate-source voltage                                    | ± 22       | V    |
| I <sub>D</sub> <sup>(1)</sup> | Drain current (continuous) at T <sub>C</sub> = 25 °C   | 40         | А    |
| I <sub>D</sub> <sup>(1)</sup> | Drain current (continuous) at T <sub>C</sub> = 100 °C  | 28         | А    |
| I <sub>D</sub> <sup>(2)</sup> | Drain current (continuous) at T <sub>pcb</sub> = 25 °C | 11         | А    |
| I <sub>D</sub> <sup>(2)</sup> | Drain current (continuous) at T <sub>pcb</sub> =100°C  | 7          | А    |
| I <sub>DM</sub> (2)(3)        | Drain current (pulsed)                                 | 44         | А    |
| I <sub>DM</sub> (1)(3)        | Drain current (pulsed)                                 | 160        | А    |
| P <sub>TOT</sub> (1)          | Total dissipation at T <sub>C</sub> = 25°C             | 50         | W    |
| P <sub>TOT</sub> (2)          | Total dissipation at T <sub>pcb</sub> = 25°C           | 4.7        | W    |
| T <sub>J</sub>                | Operating junction temperature range                   | -55 to 175 | °C   |
| T <sub>stg</sub>              | Storage temperature range                              | -55 to 175 |      |

<sup>1.</sup> The value is rated according  $R_{\mbox{\scriptsize thj-c}}$ 

Table 3. Thermal resistance

| Symbol                   | Parameter                        | Value | Unit |
|--------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>    | Thermal resistance junction-case | 3.0   | °C/W |
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb  | 32    | °C/W |

<sup>1.</sup> When mounted on FR-4 board of 1inch $^2$ , 2oz Cu, t < 10 s

<sup>2.</sup> The value is rated according  $R_{\mbox{\scriptsize thj-pcb}}$ 

<sup>3.</sup> Pulse width limited by safe operating area

Electrical characteristics STL40DN3LLH5

### 2 Electrical characteristics

(T<sub>CASE</sub>=25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                        | Test conditions                                                                  | Min. | Тур.  | Max.  | Unit |
|----------------------|--------------------------------------------------|----------------------------------------------------------------------------------|------|-------|-------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                   | $I_D = 250 \mu A, V_{GS} = 0 V$                                                  | 30   |       |       | ٧    |
|                      | Zaro goto valtago drain                          | $V_{DS} = 30 \text{ V}, V_{GS} = 0 \text{ V}$                                    |      |       | 1     | μΑ   |
| I <sub>DSS</sub>     | I <sub>DSS</sub> Zero gate voltage drain current | $V_{DS} = 30 \text{ V}, V_{GS} = 0 \text{ V},$<br>$T_{J} = 125 \text{ °C}^{(1)}$ |      |       | 10    | μΑ   |
| I <sub>GSS</sub>     | Gate body leakage current                        | $V_{GS} = \pm 22 \text{ V}, V_{DS} = 0 \text{ V}$                                |      |       | ±100  | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage                           | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                             | 1    | 1.5   |       | V    |
| R <sub>DS(on)</sub>  | Static drain-source on                           | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 5.5 A                                   |      | 0.016 | 0.018 | Ω    |
|                      | resistance                                       | $V_{GS} = 4.5 \text{ V}, I_{D} = 5.5 \text{ A}$                                  |      | 0.02  | 0.025 | Ω    |

<sup>1.</sup> Defined by design, not subject to production test

Table 5. Dynamic

| Symbol           | Parameter                    | Test conditions                                                          | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|--------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                                                          | -    | 475  | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | $V_{DS} = 25 \text{ V, f} = 1 \text{ MHz,}$<br>$V_{GS} = 0 \text{ V}$    | -    | 97   | 1    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance |                                                                          | -    | 19   | -    | pF   |
| Qg               | Total gate charge            | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 11 A<br>V <sub>GS</sub> = 4.5 V | -    | 4.5  | 1    | nC   |
| $Q_{gs}$         | Gate-source charge           |                                                                          | -    | 1.7  | 1    | nC   |
| $Q_{gd}$         | Gate-drain charge            | (see Figure 13)                                                          | -    | 1.9  | -    | nC   |

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                        | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|----------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 15 \text{ V}, I_D = 11 \text{ A},$ $R_G = 4.7 \Omega, V_{GS} = 10 \text{ V}$ | -    | 4    | -    | ns   |
| t <sub>r</sub>      | Rise time           |                                                                                        | -    | 22   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 12)                                                                        | -    | 13   | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                        | -    | 2.8  | -    | ns   |



Table 7. Source drain diode

| Symbol                         | Parameter                | Test conditions                               | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage       | I <sub>SD</sub> = 11 A, V <sub>GS</sub> = 0 V | -    |      | 1.1  | V    |
| t <sub>rr</sub>                | Reverse recovery time    | I <sub>SD</sub> = 11 A,                       | -    | 16.2 |      | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge  | di/dt = 100 A/μs,                             | -    | 1    |      | nC   |
| I <sub>RRM</sub>               | Reverse recovery current | V <sub>DD</sub> = 25 V, Tj =150 °C            | -    | 8.1  |      | Α    |

<sup>1.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%



Electrical characteristics STL40DN3LLH5

### 2.1 Electrical characteristics (curves)

















Figure 10. Normalized gate threshold voltage vs temperature AM14989v1 VGS(th) (norm) ID=250μA 1.2 1.1 1.0 0.9 0.8 0.7 0.6 0.5 -50 -25 25 50 75 100 125 150 TJ(°C)



Test circuits STL40DN3LLH5

#### 3 Test circuits







### 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Package information STL40DN3LLH5

#### 4.1 PowerFLAT 5x6 double island WF type R



Figure 18. PowerFLAT 5x6 double island WF type R outline

47/

Table 8. PowerFLAT 5x6 double island WF type R mechanical data

| Dof  |       | Dimensions (mm) |       |
|------|-------|-----------------|-------|
| Ref. | Min.  | Тур.            | Max.  |
| Α    | 0.80  |                 | 1.00  |
| A1   | 0.02  |                 | 0.05  |
| A2   |       | 0.25            |       |
| b    | 0.30  |                 | 0.50  |
| С    | 5.80  | 6.00            | 6.20  |
| D    | 5.00  | 5.20            | 5.40  |
| D2   | 4.15  |                 | 4.45  |
| D3   | 4.05  | 4.20            | 4.35  |
| D4   | 4.80  | 5.00            | 5.10  |
| D5   | 0.25  | 0.40            | 0.55  |
| D6   | 0.15  | 0.30            | 0.45  |
| е    |       | 1.27            |       |
| E    | 6.20  | 6.40            | 6.60  |
| E2   | 3.50  |                 | 3.70  |
| E3   | 2.35  |                 | 2.55  |
| E4   | 0.40  |                 | 0.60  |
| E5   | 0.08  |                 | 0.28  |
| E6   | 0.20  | 0.325           | 0.45  |
| E7   | 0.85  | 1.00            | 1.15  |
| E8   | 0.55  | 1.00            | 0.75  |
| E9   | 4.00  | 4.20            | 4.40  |
| E10  | 3.55  | 3.70            | 3.85  |
| K    | 1.275 |                 | 1.575 |
| L    | 0.725 | 0.825           | 0.925 |
| L1   | 0.175 | 0.275           | 0.375 |
| θ    | 0°    |                 | 12°   |

Package information STL40DN3LLH5



Figure 19. PowerFLAT™ 5x6 double island recommended footprint (dimensions are in mm)



STL40DN3LLH5 **Packing information** 

#### **Packing information** 5

Po 4.0±0.1(II) P2 2.0±0.05(I) Do E1 1.75±0.1 T 0.30±0.05 Ø 1.50 0.0 D1 Ø1.50MIN R0.30 MAX Ko (1.20±0.1) P1(8.00±0.1) Ao(6.70±0.1) SECTION Y-Y (1) Measured from centreline of sprocket hole to centreline of pocket. (II) Cumulative tolerance of 10 sprocket Base and bulk quartity 3000 pcs holes is  $\pm 0.20$ . (III)Measured from centreline of sprocket hole to centreline of pocket. 8234350\_TapeWF\_rev\_C

Figure 20. PowerFLAT™ 5x6 WF tape





Packing information STL40DN3LLH5



Figure 22. PowerFLAT™ 5x6 reel



STL40DN3LLH5 Revision history

# 6 Revision history

**Table 9. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                    |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24-Jan-2011 | 1        | First release.                                                                                                                                                                                                                                                                                                             |
| 03-Oct-2012 | 2        | Section 2.1: Electrical characteristics (curves) has been added.  Document status promoted from preliminary data to datasheet.  Minor text changes.                                                                                                                                                                        |
| 14-Dec-2012 | 3        | Modified the Applications section on the coverpage to "Automotive switching applications".                                                                                                                                                                                                                                 |
| 23-Feb-2015 | 4        | Updated Section 4: Package mechanical data and added Section 5: Packing information. Updated title and features in cover page. Minor text changes.                                                                                                                                                                         |
| 27-Oct-2015 | 5        | Updated title and features in cover page. Updated Table 2, Table 3, Table 4 and Table 7. Updated Section 4: Package information Minor text changes.                                                                                                                                                                        |
| 11-Mar-2016 | 6        | Updated silhoette in cover page. Updated Table 1: Device summary, Table 2: Absolute maximum ratings, Table 3: Thermal resistance and Table 4: On/off states. Updated Figure 2: Safe operating area. Updated Section 4.1: PowerFLAT 5x6 double island WF type R Updated Section 5: Packing information. Minor text changes. |
| 7-Oct-2016  | 7        | Updated marking and Section 4.1: PowerFLAT 5x6 double island WF type R. Minor text changes.                                                                                                                                                                                                                                |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

DocID18416 Rev 7