

### Automotive-grade dual N-channel, 40 V, 7.0 mΩ typ., 40 A, STripFET™ F7 Power MOSFET in a PowerFLAT™ 5x6 double island package



## PowerFLAT™ 5x6 double island



|                | NG14G22D1D2RSS13S21 |
|----------------|---------------------|
| Product status | link                |
| STL64DN4F7A    | AG .                |

| Product summary |                                 |  |  |
|-----------------|---------------------------------|--|--|
| Order code      | STL64DN4F7AG                    |  |  |
| Marking         | 64DN4F7                         |  |  |
| Package         | PowerFLAT™ 5x6<br>double island |  |  |
| Packing         | Tape and reel                   |  |  |

#### **Features**

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | l <sub>D</sub> |
|--------------|-----------------|--------------------------|----------------|
| STL64DN4F7AG | 40 V            | 8.5 mΩ                   | 40 A           |

- AEC-Q101 qualified
- Among the lowest R<sub>DS(on)</sub> on the market
- Excellent FoM (figure of merit)
- Low C<sub>rss</sub>/C<sub>iss</sub> ratio for EMI immunity
- High avalanche ruggedness
- Wettable flank package

#### **Applications**

Switching applications

#### **Description**

This N-channel Power MOSFET utilizes STripFET™ F7 technology with an enhanced trench gate structure that results in very low on-state resistance, while also reducing internal capacitance and gate charge for faster and more efficient switching.



# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value      | Unit |
|--------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                | Drain-source voltage                                  | 40         | V    |
| V <sub>GS</sub>                | Gate-source voltage                                   | ±20        | V    |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 40         | Α    |
| ID (.)                         | Drain current (continuous) at T <sub>C</sub> = 100 °C | 40         | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed at 10 μs)                       | 240        | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C           | 57         | W    |
| T <sub>j</sub>                 | Operating junction temperature range                  | FF 1- 47F  | °C   |
| T <sub>stg</sub>               | Storage temperature range                             | -55 to 175 | C    |

<sup>1.</sup> Drain current is limited by package, the current capability of the silicon is 64 A at 25  $^{\circ}$ C.

Table 2. Thermal data

| Symbol                              | Parameter                        | Value | Unit |
|-------------------------------------|----------------------------------|-------|------|
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb  | 32    | °C/W |
| R <sub>thj-case</sub>               | Thermal resistance junction-case | 2.6   | °C/W |

1. When mounted on FR-4 board of 1 inch $^2$ , 2oz Cu, t < 10 s.

DS12592 - Rev 3 page 2/16

<sup>2.</sup> Pulse width limited by safe operating area



### 2 Electrical characteristics

( $T_C$  = 25 °C unless otherwise specified).

Table 3. On-/off-states

| Symbol               | Parameter                         | Test conditions                               | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$    | 40   |      |      | V    |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 40 V |      |      | 1    | μΑ   |
| I <sub>GSS</sub>     | Gate-body leakage current         | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V |      |      | 100  | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$          | 2    |      | 4    | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A |      | 7.0  | 8.5  | mΩ   |

Table 4. Dynamic

| Symbol           | Parameter                    | Test conditions                                        | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|--------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                                        | -    | 637  | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | $V_{DS}$ = 25 V, f = 1 MHz, $V_{GS}$ = 0 V             | -    | 240  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance |                                                        | -    | 26   | -    | pF   |
| Qg               | Total gate charge            | V <sub>DD</sub> = 20 V, I <sub>D</sub> = 40 A,         | -    | 9.8  | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge           | V <sub>GS</sub> = 0 to 10 V                            | -    | 3.8  | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | (see Figure 13. Test circuit for gate charge behavior) | -    | 3.1  | -    | nC   |

Table 5. Switching times

| Symbol              | Parameter           | Test conditions                                                     | Min. | Тур.  | Max. | Unit |
|---------------------|---------------------|---------------------------------------------------------------------|------|-------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 20 \text{ V}, I_D = 20 \text{ A},$                        | -    | 18.8  | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$                                | -    | 102.6 | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 12. Test circuit for resistive load switching times and | -    | 21.4  | -    | ns   |
| t <sub>f</sub>      | Fall time           | Figure 17. Switching time waveform)                                 | -    | 13.3  | -    | ns   |

Table 6. Source-drain diode

| Symbol                         | Parameter                | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage       | I <sub>SD</sub> = 40 A, V <sub>GS</sub> = 0 V                                       | -    |      | 1.3  | V    |
| t <sub>rr</sub>                | Reverse recovery time    | I <sub>D</sub> = 40 A, di/dt = 100 A/μs                                             | -    | 27.5 |      | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge  | V <sub>DD</sub> = 32 V                                                              | -    | 17.3 |      | nC   |
| I <sub>RRM</sub>               | Reverse recovery current | (see Figure 14. Test circuit for inductive load switching and diode recovery times) | -    | 1.4  |      | Α    |

<sup>1.</sup> Pulsed: pulse duration = 300 μs, duty cycle 1.5%

DS12592 - Rev 3 page 3/16



### 2.1 Electrical characteristics (curves)









DS12592 - Rev 3 page 4/16



Figure 5. Gate charge vs gate-source voltage



Figure 6. Static drain-source on-resistance



Figure 7. Capacitance variations



Figure 8. Normalized on-resistance vs temperature



Figure 9. Normalized  $V_{(BR)DSS}$  vs temperature



Figure 10. Normalized gate-threshold voltage vs temperature



DS12592 - Rev 3 page 5/16





DS12592 - Rev 3 page 6/16



### 3 Test circuits

Figure 12. Test circuit for resistive load switching times



Figure 13. Test circuit for gate charge behavior



Figure 14. Test circuit for inductive load switching and diode recovery times



Figure 15. Unclamped inductive load test circuit



Figure 16. Unclamped inductive waveform



Figure 17. Switching time waveform



DS12592 - Rev 3 page 7/16



# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

DS12592 - Rev 3 page 8/16



# 4.1 PowerFLAT™ 5x6 double island WF type C package information

Figure 18. PowerFLAT™ 5x6 double island WF type C package outline



8256945\_DI\_WF\_typeC\_r18

DS12592 - Rev 3 page 9/16



Table 7. PowerFLAT™ 5x6 double island WF type C mechanical data

| Dim  |       |       |       |
|------|-------|-------|-------|
| Dim. | Min.  | Тур.  | Max.  |
| А    | 0.80  |       | 1.00  |
| A1   | 0.02  |       | 0.05  |
| A2   |       | 0.25  |       |
| b    | 0.30  |       | 0.50  |
| С    | 5.80  | 6.00  | 6.10  |
| D    | 5.00  | 5.20  | 5.40  |
| D2   | 4.15  |       | 4.45  |
| D3   | 4.05  | 4.20  | 4.35  |
| D4   | 4.80  | 5.00  | 5.10  |
| D5   | 0.25  | 0.40  | 0.55  |
| D6   | 0.15  | 0.30  | 0.45  |
| D7   | 1.68  |       | 1.98  |
| е    |       | 1.27  |       |
| Е    | 6.20  | 6.40  | 6.60  |
| E2   | 3.50  |       | 3.70  |
| E3   | 2.35  |       | 2.55  |
| E4   | 0.40  |       | 0.60  |
| E5   | 0.08  |       | 0.28  |
| E6   | 0.20  | 0.325 | 0.45  |
| E7   | 0.85  | 1.00  | 1.15  |
| E8   | 0.55  |       | 0.75  |
| E9   | 4.00  | 4.20  | 4.40  |
| E10  | 3.55  | 3.70  | 3.85  |
| K    | 1.05  |       | 1.35  |
| L    | 0.90  | 1.00  | 1.10  |
| L1   | 0.175 | 0.275 | 0.375 |
| θ    | 0°    |       | 12°   |

DS12592 - Rev 3 page 10/16



5.40 4.60 3.15 1.90 0.40 970 0.80 99 0.65 (x4)

Figure 19. PowerFLAT™ 5x6 double island recommended footprint (dimensions are in mm)

8256945\_FP\_std\_R18

DS12592 - Rev 3 page 11/16



### 4.2 PowerFLAT™ 5x6 WF packing information

Figure 20. PowerFLAT™ 5x6 WF tape (dimensions are in mm)



- Measured from centreline of sprocket hole to centreline of pocket.
- (II) Cumulative tolerance of 10 sprocket holes is  $\pm$  0.20 .
- (III) Measured from centreline of sprocket hole to centreline of pocket.

Base and bulk qua ntity 3000 pcs

8234350\_TapeWF\_rev\_C

Figure 21. PowerFLAT™ 5x6 package orientation in carrier tape



DS12592 - Rev 3 page 12/16



PRIT NO.

RELID

OCERETALL

8234350\_Reel\_rev\_C

Figure 22. PowerFLAT™ 5x6 reel (dimensions are in mm)

DS12592 - Rev 3 page 13/16



### **Revision history**

**Table 8. Document revision history** 

| Date        | Version | Changes                                                                          |
|-------------|---------|----------------------------------------------------------------------------------|
| 28-May-2018 | 1       | Initial release                                                                  |
| 07-Jun-2018 | 2       | Updated title and features in cover page. Updated Figure 1. Safe operating area. |
| 08-Jun-2018 | 3       | Updated Section 4.1 PowerFLAT™ 5x6 double island WF type C package information.  |

DS12592 - Rev 3 page 14/16



### **Contents**

| 1   | Elec  | trical ratings                                             | 2  |
|-----|-------|------------------------------------------------------------|----|
| 2   |       | trical characteristics                                     |    |
|     | 2.1   | Electrical characteristics (curves)                        | 4  |
| 3   | Test  | circuits                                                   | 7  |
| 4   | Pacl  | kage information                                           | 8  |
|     | 4.1   | PowerFLAT™ 5x6 double island WF type C package information | 8  |
|     | 4.2   | PowerFLAT™ 5x6 WF packing information                      | 11 |
| Rev | ision | history                                                    | 14 |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

DS12592 - Rev 3 page 16/16