

# Automotive-grade N-channel 40 V, 0.82 mΩ typ., 120 A, STripFET™ F7 Power MOSFET in a PowerFLAT™ 5x6 DSC package



PowerFLAT™ 5x6 dual side cooling





#### **Features**

| Order code    | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|---------------|-----------------|--------------------------|----------------|
| STLD257N4F7AG | 40 V            | 1.1 mΩ                   | 120 A          |

- AEC-Q101 qualified
- Among the lowest R<sub>DS(on)</sub> on the market
- Excellent FoM (figure of merit)
- Low C<sub>rss</sub>/C<sub>iss</sub> ratio for EMI immunity
- · High avalanche ruggedness
- · Wettable flank package

#### **Applications**

· Switching applications

#### **Description**

This N-channel Power MOSFET utilizes STripFET™ F7 technology with an enhanced trench gate structure that results in very low on-state resistance, while also reducing internal capacitance and gate charge for faster and more efficient switching.



#### Product status link

STLD257N4F7AG

| Product summary          |                   |  |  |
|--------------------------|-------------------|--|--|
| Order code STLD257N4F7AG |                   |  |  |
| Marking                  | 257               |  |  |
| Package                  | PowerFLAT™ 5x6    |  |  |
|                          | dual side cooling |  |  |
| Packing                  | Tape and reel     |  |  |



# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                            | Parameter                                             | Value      | Unit |
|-----------------------------------|-------------------------------------------------------|------------|------|
| $V_{DS}$                          | Drain-source voltage                                  | 40         | V    |
| V <sub>GS</sub>                   | Gate-source voltage                                   | ±20        | V    |
| I <sub>D</sub> <sup>(1)(2)</sup>  | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 120        | Α    |
| I <sub>D</sub> <sup>(1)(2)</sup>  | Drain current (continuous) at T <sub>C</sub> = 100 °C | 120        | Α    |
| I <sub>DM</sub> <sup>(2)(3)</sup> | Drain current (pulsed)                                | 480        | Α    |
| P <sub>TOT</sub> <sup>(2)</sup>   | Total power dissipation at T <sub>C</sub> = 25 °C     | 158        | W    |
| T <sub>J</sub>                    | Operating junction temperature range                  | FF to 47F  |      |
| T <sub>stg</sub>                  | Storage temperature range                             | -55 to 175 | °C   |

- 1. Limited by package
- 2. The value is rated according to  $R_{\mbox{\scriptsize thj-case bottom side}}$
- 3. Pulse width limited by safe operating area

Table 2. Thermal data

| Symbol                              | Parameter                                    | Value | Unit |
|-------------------------------------|----------------------------------------------|-------|------|
| R <sub>thj-c top side</sub>         | Thermal resistance junction-case top side    | 2.90  |      |
| R <sub>thj-c bottom side</sub>      | Thermal resistance junction-case bottom side | 0.95  | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb              | 31.3  |      |

<sup>1.</sup> When mounted on an 1-inch<sup>2</sup> 2 Oz, Cu board,  $t \le 10 \text{ s}$ 

Table 3. Avalanche characteristics

| Symbol          | Parameter                                                                                             | Value | Unit |
|-----------------|-------------------------------------------------------------------------------------------------------|-------|------|
| I <sub>AV</sub> | Avalanche current, repetitive or not repetitive (pulse width limited by maximum junction temperature) | 50    | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j$ = 25 °C, $I_D$ = $I_{AV}$ , $V_{DD}$ = 25 V)            | 608   | mJ   |

DS12565 - Rev 4 page 2/13



# 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                        | Test conditions                                                           | Min. | Тур. | Max. | Unit  |
|----------------------|--------------------------------------------------|---------------------------------------------------------------------------|------|------|------|-------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                   | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                              | 40   |      |      | V     |
| lana                 | I <sub>DSS</sub> Zero gate voltage drain current | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 40 V                             |      |      | 1    | μA    |
| IDSS                 |                                                  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 16 V, Tj = 125 °C <sup>(1)</sup> |      |      | 300  | μA    |
| I <sub>GSS</sub>     | Gate-body leakage current                        | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V                             |      |      | 100  | nA    |
| V <sub>GS(th)</sub>  | Gate threshold voltage                           | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                      | 2.0  |      | 4.0  | V     |
| P                    | Static drain-source                              | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 60 A                             |      | 0.82 | 1.1  | mΩ    |
| R <sub>DS(on)</sub>  | on-resistance                                    | V <sub>GS</sub> = 6.5 V, I <sub>D</sub> = 60 A                            |      | 3.1  | 4.8  | 11152 |

<sup>1.</sup> Defined by design, not subject to production test.

Table 5. Dynamic

| Symbol           | Parameter                    | Test conditions                                        | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|--------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                                        | -    | 5400 | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | $V_{DS}$ = 25 V, f = 1 MHz, $V_{GS}$ = 0 V             | -    | 1870 | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance |                                                        | -    | 45   | -    | pF   |
| Qg               | Total gate charge            | V <sub>DD</sub> = 20 V, I <sub>D</sub> = 120 A,        | -    | 66.5 | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge           | $V_{GS} = 0$ to 10 V                                   | -    | 33.5 | -    | nC   |
| $Q_{gd}$         | Gate-drain charge            | (see Figure 13. Test circuit for gate charge behavior) | -    | 13   | -    | nC   |

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                                         | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|---------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 20 \text{ V}, I_D = 60 \text{ A},$                                                            | -    | 28   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$                                                                    | -    | 19   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 12. Test circuit for resistive load switching times and Figure 17. Switching time waveform) | -    | 58   | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                                         | -    | 32   | -    | ns   |

DS12565 - Rev 4 page 3/13



Table 7. Source-drain diode

| Symbol                             | Parameter                     | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|------------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub> <sup>(1)</sup>     | Source-drain current          |                                                                                     | -    |      | 120  | Α    |
| I <sub>SDM</sub> <sup>(1)(2)</sup> | Source-drain current (pulsed) |                                                                                     | -    |      | 480  | Α    |
| V <sub>SD</sub> (3)                | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 90 A                                       | -    |      | 1.1  | V    |
| t <sub>rr</sub>                    | Reverse recovery time         | I <sub>SD</sub> = 120 A, di/dt = 100 A/μs,                                          | -    | 54   |      | ns   |
| Q <sub>rr</sub>                    | Reverse recovery charge       | V <sub>DD</sub> = 20 V                                                              | -    | 53   |      | nC   |
| I <sub>RRM</sub>                   | Reverse recovery current      | (see Figure 14. Test circuit for inductive load switching and diode recovery times) | -    | 1.9  |      | А    |

- 1. Limited by package.
- 2. Pulse width is limited by safe operating area.
- 3. Pulse test: pulse duration = 300  $\mu$ s, duty cycle 1.5%

DS12565 - Rev 4 page 4/13



### 2.1 Electrical characteristics (curves)





Figure 3. Output characteristics

(A) V<sub>GS</sub> =7, 8, 9, 10 V

250 V<sub>GS</sub> =6 V

100 V<sub>GS</sub> =5 V

100 V<sub>GS</sub> =5 V

200 V<sub>GS</sub> =4 V







DS12565 - Rev 4 page 5/13



Figure 7. Capacitance variations C (pF) GIPG240420181307CVR 10 4  $C_{\text{ISS}}$ Coss 10<sup>3</sup> f = 1 MHz10<sup>2</sup> C<sub>RSS</sub> 10 ¹ 10 20 30 40  $\overline{V}_{DS}(V)$ 

Figure 8. Normalized gate threshold voltage vs temperature V<sub>GS(th)</sub> (norm.) GADG060820180915VTH  $I_D = 250 \, \mu A$ 1.2 8.0 0.6 0.4 0.2 -25 25 75 125 175  $\overline{\mathsf{T}}_{\mathsf{j}}\,(^{\circ}\mathsf{C})$ 

Figure 9. Normalized on-resistance vs temperature R<sub>DS(on)</sub> (norm.) GADG060820180915RON V<sub>GS</sub> = 10 V I<sub>D</sub> = 60 A 1.8 1.6 1.4 1.2 1.0 0.8 -25 25 75 125 175 





DS12565 - Rev 4 page 6/13



## 3 Test circuits

Figure 12. Test circuit for resistive load switching times



Figure 13. Test circuit for gate charge behavior



Figure 14. Test circuit for inductive load switching and diode recovery times



Figure 15. Unclamped inductive load test circuit



Figure 16. Unclamped inductive waveform



Figure 17. Switching time waveform



DS12565 - Rev 4 page 7/13



# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

## 4.1 PowerFLAT™ 5x6 dual side cooling package information

Figure 18. PowerFLAT™ 5x6 dual side cooling package outline







0340700\_2

DS12565 - Rev 4 page 8/13



Table 8. PowerFLAT™ 5x6 dual side cooling mechanical data

| Dim.           |          | mm       |       |
|----------------|----------|----------|-------|
| Dim.           | Min.     | Тур.     | Max.  |
| Α              | 0.66     | 0.71     | 0.76  |
| A1             | 0.60     |          | 0.75  |
| b              | 0.33     | 0.43     | 0.53  |
| С              | 0.15     | 0.203    | 0.30  |
| D              |          | 5.00 BSC |       |
| D1             | 4.06     | 4.21     | 4.36  |
| D2             |          | 2.40 BSC |       |
| D3             | 2.80     | 3.30     | 3.80  |
| E              | 6.00 BSC |          |       |
| E1             | 3.525    | 3.675    | 3.825 |
| E2             | 1.05     | 1.20     | 1.35  |
| E3             |          | 3.80 BSC |       |
| E4             | 4.20     | 4.70     | 5.20  |
| е              |          | 1.27 BSC |       |
| I              |          |          | 0.15  |
| L              | 0.15     | 0.25     | 0.35  |
| L1             | 0.925    | 1.05     | 1.175 |
| L2             | 0.45     | 0.575    | 0.70  |
| ϑ              |          | 12° BSC  |       |
| <del>8</del> 1 |          | 7° BSC   |       |
| j              |          | 0.20 BSC |       |

Figure 19. PowerFLAT™ 5x6 dual side cooling recommended footprint (dimensions are in mm)



DS12565 - Rev 4 page 9/13



## 4.2 PowerFLAT™ 5x6 dual side cooling packing information

Figure 20. PowerFLAT™ 5x6 dual side cooling tape (dimensions are in mm)



8548087\_REV1

Figure 21. PowerFLAT™ 5x6 dual side cooling reel (dimensions are in mm)



DS12565 - Rev 4 page 10/13



# **Revision history**

Table 9. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                               |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02-May-2018 | 1        | Initial release.                                                                                                                                                                                                                      |
| 26-Jul-2018 | 2        | Document status promoted from preliminary to production data.  Updated <i>Table 4. On/off states</i> .  Updated <i>Section 2.1 Electrical characteristics (curves)</i> .  Minor text changes                                          |
| 6-Aug-2018  | 3        | Updated <i>Table 5. Dynamic</i> .  Updated <i>Section 2.1 Electrical characteristics (curves)</i> Minor text changes                                                                                                                  |
| 21-Mar-2019 | 4        | Modified Table 4. On/off states.  Modified Figure 1. Safe operating area, Figure 4. Transfer characteristics, Figure 6. Static drain-source on-resistance and Figure 9. Normalized on-resistance vs temperature.  Minor text changes. |

DS12565 - Rev 4 page 11/13



# **Contents**

| 1   | Elec  | trical ratings                                       | 2  |
|-----|-------|------------------------------------------------------|----|
| 2   |       | trical characteristics                               |    |
|     |       | Electrical characteristics (curves)                  |    |
| 3   | Test  | circuits                                             | 7  |
| 4   | Pacl  | kage information                                     | 8  |
|     | 4.1   | PowerFLAT™ 5x6 dual side cooling package information | 8  |
|     | 4.2   | PowerFLAT™ 5x6 dual side cooling packing information | 9  |
| Rev | ision | history                                              | 11 |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics - All rights reserved

DS12565 - Rev 4 page 13/13