

## MOSFET

#### 600V CoolMOS™ SJ S7A Power Device

IPQC60R040S7A is a high voltage power MOSFET, designed as static switch according to the superjunction (SJ) principle pioneered by Infineon Technologies.

IPQC60R040S7A combines the experience of the leading SJ MOSFET supplier with high class innovation enabling low R<sub>DS(on)</sub> in QDPAK package. The S7A series is optimised for low frequency switching and high current application like circuit breakers.

# PG-HDSOP-22

## **Features**

- Optimized for low switching frequency in high-end applications (circuit breakers and diode paralleling/replacement in bridge rectifiers).
- S7A technology enables best in class R<sub>DS(on)</sub> in smallest footprint.
- Kelvin Source pin improves switching performance at high current.
- QDPAK bottom side cooling package is MSL1 compliant, total Pb-free and suitable for standard PCB assembling flow.



#### **Benefits**

- S7A enabling low  $R_{\text{DS(on)}}$  for high constant current.
   Increased performance by using MOSFET instead of diode in the application (e.g. synchronous rectification).
- S7A technology enables  $40m\Omega$  R<sub>DS(on)</sub> in a compact footprint.
- Reduced parasitic source inductance by Kelvin Source improves stability for extreme high current handling and ease of use due to less ringing.
- Improved thermals enable SMD QDPAK package to be used in high current designs.





# Potential applications

Circuit breakers (HV Battery disconnect switch, DC and AC low frequency switch, HV E-fuse) and diode paralleling/replacement for high power/performance applications.





## Product validation

Qualified according to AEC Q101

Please note: The source and sense source pins are not exchangeable. Their exchange might lead to malfunction. For paralleling 4pin MOSFET devices the placement of the gate resistor is generally recommended to be on the Driver Source instead of the Gate. For production part approval process (PPAP) release we propose to share application related information during an early design phase to avoid delays in PPAP release. Please contact Infineon sales office.

Table 1 **Key Performance Parameters** 

| Parameter                                | Value | Unit |
|------------------------------------------|-------|------|
| R <sub>DS(on),max</sub>                  | 40    | mΩ   |
| $Q_{g,typ}$                              | 83    | nC   |
| V <sub>SD</sub>                          | 0.82  | V    |
| Pulsed I <sub>SD</sub> , I <sub>DS</sub> | 207   | A    |

| Type / Ordering Code | Package     | Marking  | Related Links  |
|----------------------|-------------|----------|----------------|
| IPQC60R040S7A        | PG-HDSOP-22 | 60A040S7 | see Appendix A |



# **Table of Contents**

| Description                        | . 1 |
|------------------------------------|-----|
| Naximum ratings                    | . 3 |
| hermal characteristics             | . 4 |
| Electrical characteristics         | . 5 |
| lectrical characteristics diagrams | . 7 |
| est Circuits                       | 11  |
| ackage Outlines                    | 12  |
| ppendix A                          | 13  |
| Revision History                   | 14  |
| rademarks                          | 14  |
| Disclaimer                         | 14  |



1 Maximum ratings at  $T_j = 25$ °C, unless otherwise specified

Table 2 Maximum ratings

| Damamatan                               | Ola a l              | Values |      |      |      |                                                                                                                                   |  |
|-----------------------------------------|----------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                               | Symbol               | Min.   | Тур. | Max. | Unit | Note / Test Condition                                                                                                             |  |
| Drain current rating                    | I <sub>D</sub>       | -      | -    | 14   | A    | T <sub>C</sub> =140°C<br>Current is limited by T <sub>j max</sub> = 150°C;<br>Lower case temp does increase<br>current capability |  |
| Pulsed drain current <sup>1)</sup>      | I <sub>D,pulse</sub> | -      | -    | 207  | Α    | T <sub>C</sub> =25°C                                                                                                              |  |
| Avalanche energy, single pulse          | E <sub>AS</sub>      | -      | -    | 159  | mJ   | I <sub>D</sub> =2.8A; V <sub>DD</sub> =50V; see table 10                                                                          |  |
| Avalanche current, single pulse         | I <sub>AS</sub>      | -      | -    | 2.8  | Α    | -                                                                                                                                 |  |
| MOSFET dv/dt ruggedness <sup>2)</sup>   | dv/dt                | -      | -    | 20   | V/ns | V <sub>DS</sub> = 0V to 300V                                                                                                      |  |
| Gate source voltage (static)            | V <sub>GS</sub>      | -20    | -    | 20   | V    | static                                                                                                                            |  |
| Gate source voltage (dynamic)           | V <sub>GS</sub>      | -30    | -    | 30   | V    | AC (f>1 Hz)                                                                                                                       |  |
| Power dissipation                       | P <sub>tot</sub>     | -      | -    | 272  | W    | T <sub>C</sub> =25°C                                                                                                              |  |
| Storage temperature                     | T <sub>stg</sub>     | -55    | -    | 150  | °C   | -                                                                                                                                 |  |
| Operating junction temperature          | T <sub>j</sub>       | -40    | -    | 150  | °C   | -                                                                                                                                 |  |
| Extended operating junction temperature | T <sub>j</sub>       | 150    | -    | 175  | °C   | ≤50 h in the application lifetime                                                                                                 |  |
| Mounting torque                         | -                    | -      | -    | n.a. | Ncm  | -                                                                                                                                 |  |
| Diode forward current rating            | Is                   | -      | -    | 14   | A    | T <sub>C</sub> =140°C<br>Current is limited by T <sub>j max</sub> = 150°C;<br>Lower case temp does increase<br>current capability |  |
| Diode pulse current <sup>1)</sup>       | I <sub>S,pulse</sub> | -      | -    | 207  | Α    | T <sub>C</sub> =25°C                                                                                                              |  |
| Reverse diode dv/dt <sup>3)</sup>       | dv/dt                | -      | -    | 5    | V/ns | $V_{\rm DS}$ =0 to 300V, $I_{\rm SD}$ <=13A, $T_{\rm j}$ =25°C see table 8                                                        |  |
| Maximum diode commutation speed         | di <sub>f</sub> /dt  | -      | -    | 1000 | A/μs | $V_{\rm DS}$ =0 to 300V, $I_{\rm SD}$ <=13A, $T_{\rm j}$ =25°C see table 8                                                        |  |
| Insulation withstand voltage            | V <sub>ISO</sub>     | -      | -    | n.a. | V    | V <sub>rms</sub> , T <sub>C</sub> =25°C, t=1min                                                                                   |  |

 $<sup>^{1)}</sup>$  Pulse width  $t_p$  limited by  $T_{j,\text{max}}$   $^{2)}$  The dv/dt has to be limited by appropriate gate resistor  $^{3)}$  Identical low side and high side switch



# 2 Thermal characteristics

**Table 3** Thermal characteristics

| Dougnator                                              | Cumbal            | Values |      |      | 11   | Nata / Tast Candition                                                                                                                                      |
|--------------------------------------------------------|-------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                              | Symbol            | Min.   | Тур. | Max. | Unit | Note / Test Condition                                                                                                                                      |
| Thermal resistance, junction - case                    | R <sub>thJC</sub> | -      | -    | 0.46 | °C/W | -                                                                                                                                                          |
| Thermal resistance, junction - ambient                 | R <sub>thJA</sub> | -      | -    | 62   | °C/W | device on PCB, minimal footprint                                                                                                                           |
| Thermal resistance, junction - ambient for SMD version |                   | -      | 45   | 55   | °C/W | Device on 40mm*40mm*1.5mm epoxy PCB FR4 with 6cm² (one layer, 70µm thickness) copper area. Tap exposed to air. PCB is vertical without air stream cooling. |
| Soldering temperature, reflow soldering allowed        | T <sub>sold</sub> | -      | -    | 260  | °C   | reflow MSL1                                                                                                                                                |



#### 3 Electrical characteristics

at T<sub>i</sub>=25°C, unless otherwise specified

#### Table 4 Static characteristics

The CoolMOS mentioned in this datasheet shall not be operated in linear mode.

For any questions in this regard, please contact Infineon sales office.

For applications with applied blocking voltage >70% of the specified blocking voltage, it is required that the customer evaluates the impact of cosmic radiation effect in early design phase and contacts the Infineon sales office for the necessary technical support by Infineon

| Parameter                        | 0                    |      | Values         |       |      | N                                                                                                                                     |
|----------------------------------|----------------------|------|----------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------|
|                                  | Symbol               | Min. | Тур.           | Max.  | Unit | Note / Test Condition                                                                                                                 |
| Drain-source breakdown voltage   | V <sub>(BR)DSS</sub> | 600  | -              | -     | V    | $V_{GS}$ =0V, $I_D$ =1mA                                                                                                              |
| Gate threshold voltage           | $V_{(GS)th}$         | 3.5  | 4.0            | 4.5   | V    | $V_{\rm DS}=V_{\rm GS},\ I_{\rm D}=0.79{\rm mA}$                                                                                      |
| Zero gate voltage drain current  | I <sub>DSS</sub>     | -    | -<br>20        | 2     | μΑ   | V <sub>DS</sub> =600V, V <sub>GS</sub> =0V, T <sub>j</sub> =25°C<br>V <sub>DS</sub> =600V, V <sub>GS</sub> =0V, T <sub>j</sub> =150°C |
| Gate-source leakage current      | I <sub>GSS</sub>     | -    | -              | 100   | nA   | V <sub>GS</sub> =20V, V <sub>DS</sub> =0V                                                                                             |
| Drain-source on-state resistance | R <sub>DS(on)</sub>  | -    | 0.036<br>0.084 | 0.040 | Ω    | V <sub>GS</sub> =12V, I <sub>D</sub> =13A, T <sub>j</sub> =25°C<br>V <sub>GS</sub> =12V, I <sub>D</sub> =13A, T <sub>j</sub> =150°C   |
| Gate resistance                  | R <sub>G</sub>       | -    | 0.8            | -     | Ω    | f=1MHz, open drain                                                                                                                    |

#### **Table 5** Dynamic characteristics

External parasitic elements (PCB layout) influence switching behavior significantly.

Stray inductances and coupling capacitances must be minimized.

For layout recommendations please use provided application notes or contact Infineon sales office.

| Parameter                                                  | 0                  | Values |      |      |      |                                                                                                  |
|------------------------------------------------------------|--------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------|
|                                                            | Symbol             | Min.   | Тур. | Max. | Unit | Note / Test Condition                                                                            |
| Input capacitance                                          | Ciss               | -      | 3128 | -    | pF   | V <sub>GS</sub> =0V, V <sub>DS</sub> =300V, f=250kHz                                             |
| Output capacitance                                         | Coss               | -      | 50   | -    | pF   | V <sub>GS</sub> =0V, V <sub>DS</sub> =300V, f=250kHz                                             |
| Effective output capacitance, energy related <sup>1)</sup> | C <sub>o(er)</sub> | -      | 168  | -    | pF   | V <sub>GS</sub> =0V, V <sub>DS</sub> =0 to 300V                                                  |
| Effective output capacitance, time related <sup>2)</sup>   | C <sub>o(tr)</sub> | -      | 1476 | -    | pF   | $I_{\rm D}$ =constant, $V_{\rm GS}$ =0V, $V_{\rm DS}$ =0 to 300V                                 |
| Output charge                                              | Qoss               | -      | 443  | -    | nC   | V <sub>GS</sub> =0V, V <sub>DS</sub> =0 to 300V                                                  |
| Turn-on delay time                                         | t <sub>d(on)</sub> | -      | 23   | -    | ns   | $V_{\rm DD}$ =300V, $V_{\rm GS}$ =13V, $I_{\rm D}$ =13A, $R_{\rm G}$ =8.0 $\Omega$ ; see table 9 |
| Rise time                                                  | t <sub>r</sub>     | -      | 5    | -    | ns   | $V_{\rm DD}$ =300V, $V_{\rm GS}$ =13V, $I_{\rm D}$ =13A, $R_{\rm G}$ =8.0 $\Omega$ ; see table 9 |
| Turn-off delay time                                        | $t_{ m d(off)}$    | -      | 120  | -    | ns   | $V_{\rm DD}$ =300V, $V_{\rm GS}$ =13V, $I_{\rm D}$ =13A, $R_{\rm G}$ =8.0 $\Omega$ ; see table 9 |
| Fall time                                                  | t <sub>f</sub>     | -      | 9    |      | ns   | $V_{\rm DD}$ =300V, $V_{\rm GS}$ =13V, $I_{\rm D}$ =13A, $R_{\rm G}$ =8.0 $\Omega$ ; see table 9 |

 $<sup>^{1)}</sup>$   $C_{\text{O(er)}}$  is a fixed capacitance that gives the same stored energy as  $C_{\text{oss}}$  while  $V_{\text{DS}}$  is rising from 0 to 300V  $^{2)}$   $C_{\text{O(tr)}}$  is a fixed capacitance that gives the same charging time as  $C_{\text{oss}}$  while  $V_{\text{DS}}$  is rising from 0 to 300V

# 600V CoolMOS™ SJ S7A Power Device





 Table 6
 Gate charge characteristics

| Parameter             | Cumbal               | Values |      |      | Unit | Note / Test Condition                                        |
|-----------------------|----------------------|--------|------|------|------|--------------------------------------------------------------|
|                       | Symbol               | Min.   | Тур. | Max. | Unit | Note / Test Condition                                        |
| Gate to source charge | Q <sub>gs</sub>      | -      | 17   | -    | nC   | $V_{DD}$ =300V, $I_{D}$ =13A, $V_{GS}$ =0 to 12V             |
| Gate to drain charge  | $Q_{gd}$             | -      | 28   | -    | nC   | $V_{DD}$ =300V, $I_{D}$ =13A, $V_{GS}$ =0 to 12V             |
| Gate charge total     | Qg                   | -      | 83   | -    | nC   | $V_{DD}$ =300V, $I_{D}$ =13A, $V_{GS}$ =0 to 12V             |
| Gate plateau voltage  | V <sub>plateau</sub> | -      | 5.4  | -    | V    | $V_{\rm DD}$ =300V, $I_{\rm D}$ =13A, $V_{\rm GS}$ =0 to 12V |

## Table 7 Reverse diode characteristics

| Developer                     | Symbol           | Values |      |      | 11   | Nata / Task Canditian                                          |
|-------------------------------|------------------|--------|------|------|------|----------------------------------------------------------------|
| Parameter                     |                  | Min.   | Тур. | Max. | Unit | Note / Test Condition                                          |
| Diode forward voltage         | V <sub>SD</sub>  | -      | 0.82 | -    | V    | V <sub>GS</sub> =0V, I <sub>F</sub> =13A, T <sub>j</sub> =25°C |
| Reverse recovery time         | t <sub>rr</sub>  | -      | 360  | -    | ns   | $V_R$ =300V, $I_F$ =13A, $di_F/dt$ =100A/ $\mu$ s; see table 8 |
| Reverse recovery charge       | Qrr              | -      | 5.5  | -    | μC   | $V_R$ =300V, $I_F$ =13A, $di_F/dt$ =100A/ $\mu$ s; see table 8 |
| Peak reverse recovery current | I <sub>rrm</sub> | -      | 32   | -    | А    | $V_R$ =300V, $I_F$ =13A, $di_F/dt$ =100A/ $\mu$ s; see table 8 |



# 4 Electrical characteristics diagrams

























## 5 Test Circuits

**Table 8** Diode characteristics



Table 9 Switching times (ss)



Table 10 Unclamped inductive load (ss)





# 6 Package Outlines



Figure 1 Outline PG-HDSOP-22, dimensions in mm



# 7 Appendix A

#### Table 11 Related Links

• IFX CoolMOS S7 Webpage: www.infineon.com

• IFX CoolMOS S7 application note: <a href="www.infineon.com">www.infineon.com</a>

• IFX CoolMOS S7 simulation model: www.infineon.com

• IFX Design tools: www.infineon.com

# 600V CoolMOS™ SJ S7A Power Device

#### IPQC60R040S7A



#### **Revision History**

IPQC60R040S7A

Revision: 2022-11-23, Rev. 2.0

Previous Revision

| Revision | Date       | Subjects (major changes since last revision) |  |  |  |  |
|----------|------------|----------------------------------------------|--|--|--|--|
| 2.0      | 2022-11-23 | Release of final version                     |  |  |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

#### Disclaimer

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com

Published by Infineon Technologies AG 81726 München, Germany © 2022 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

Final Data Sheet 14 Rev. 2.0, 2022-11-23