

# Automotive-grade N-channel 650 V, 56 m $\Omega$ typ., 53 A MDmesh DM6 half-bridge topology Power MOSFET in an ACEPACK SMIT package



**ACEPACK SMIT** 



#### **Features**

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|--------------|-----------------|--------------------------|----------------|
| SH63N65DM6AG | 650 V           | 64 mΩ                    | 53 A           |

- AQG 324 qualified
- Half-bridge power module
- 650 V blocking voltage
- · Fast recovery body diode
- · Very low switching energies
- · Low package inductance
- · Dice on direct bond copper (DBC) substrate
- Low thermal resistance
- Isolation rating of 3.4 kVrms/min

#### **Applications**

Switching applications

## **Description**

This device combines two MOSFETs in a half-bridge topology. The ACEPACK SMIT is a very compact and rugged power module in a surface mount package for easy assembly. Thanks to the DBC substrate, the ACEPACK SMIT package offers low thermal resistance coupled with an isolated top-side thermal pad. The high design flexibility of the package enables several configurations, including phase legs, boost, and single switch through different combinations of the internal power switches.



| Product status link |
|---------------------|
| SH63N65DM6AG        |

| Product summary         |               |  |  |
|-------------------------|---------------|--|--|
| Order code SH63N65DM6AG |               |  |  |
| Marking                 | H63N65DM6     |  |  |
| Package                 | ACEPACK SMIT  |  |  |
| Packing                 | Tape and reel |  |  |



# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                                                                                | Value      | Unit  |
|--------------------------------|----------------------------------------------------------------------------------------------------------|------------|-------|
| $V_{GS}$                       | Gate-source voltage                                                                                      | ±25        | V     |
| 1-                             | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                     |            | Α     |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C                                                    | 33         | _ A   |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                                                                   | 170        | Α     |
| P <sub>TOT</sub>               | Total power dissipation at T <sub>C</sub> = 25 °C                                                        | 424        | W     |
| dv/dt (2)                      | Peak diode recovery voltage slope                                                                        | 100        | V/ns  |
| di/dt (2)                      | Peak diode recovery current slope                                                                        | 1000       | A/µs  |
| dv/dt (3)                      | MOSFET dv/dt ruggedness                                                                                  | 100        | V/ns  |
| V <sub>ISO</sub>               | Isolation withstand voltage applied between each pin and heat sink plate (AC voltage 50/60 Hz, t = 60 s) | 3.4        | kVrms |
| T <sub>STG</sub>               | Storage temperature range                                                                                | -55 to 150 | °C    |
| TJ                             | T <sub>J</sub> Operating junction temperature range                                                      |            | °C    |

<sup>1.</sup> Pulse width limited by safe operating area.

Table 2. Thermal data

| Symbol            | Parameter                            | Value | Unit |
|-------------------|--------------------------------------|-------|------|
| R <sub>thJC</sub> | Thermal resistance, junction-to-case | 0.29  | °C/W |

Table 3. Avalanche characteristics

| Symbol          | Parameter                                                                                       | Value | Unit |
|-----------------|-------------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not repetitive (t <sub>p</sub> limited by T <sub>J</sub> max.) | 6     | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AR}$ )                         | 778   | mJ   |

DS14369 - Rev 1 page 2/13

<sup>2.</sup>  $I_{SD} \le 53 \, A$ ,  $V_{DS}$  (peak)  $< V_{(BR)DSS}$ ,  $V_{DD} = 400 \, V$ .

<sup>3.</sup>  $V_{DS} \le 520 \text{ V}$ .



## 2 Electrical characteristics

 $T_C$  = 25 °C unless otherwise specified

Table 4. On/off states

| Symbol               | Parameter                         | Test conditions                                                               | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                                  | 650  |      |      | V    |
|                      | 7                                 | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 650 V                                |      |      | 5    |      |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 650 V, T <sub>C</sub> <sup>(1)</sup> |      |      | 300  | μA   |
| I <sub>GSS</sub>     | Gate-body leakage current         | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V                                |      |      | ±5   | μA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_{D} = 250 \mu A$                                       | 3.25 | 4    | 4.75 | V    |
| R <sub>DS(on)</sub>  | Static drain-source on resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 23 A                                 |      | 56   | 64   | mΩ   |

<sup>1.</sup> Specified by design, not tested in production.

Table 5. Dynamic characteristics

| Symbol           | Parameter                     | Test conditions                                                             | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance             |                                                                             | -    | 3344 | -    | pF   |
| C <sub>oss</sub> | Output capacitance            | V <sub>DS</sub> = 100 V, f = 1 MHz, V <sub>GS</sub> = 0 V                   | -    | 161  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance  | ransfer capacitance                                                         |      | 0.4  | -    | pF   |
| Coss eq. (1)     | Equivalent output capacitance | V <sub>DS</sub> = 0 to 520 V, V <sub>GS</sub> = 0 V                         | -    | 510  | -    | pF   |
| $R_{G}$          | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> = 0 A                                             | -    | 1.4  | -    | Ω    |
| Qg               | Total gate charge             | V <sub>DD</sub> = 520 V, I <sub>D</sub> = 50 A, V <sub>GS</sub> = 0 to 10 V | -    | 80   | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge            | (see Figure 13. Test circuit for gate                                       | -    | 21.5 | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge             | charge behavior)                                                            |      | 36   | -    | nC   |

<sup>1.</sup>  $C_{oss\ eq}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ .

Table 6. Switching characteristics (resistive load)

| Symbol              | Parameter           | Test conditions                                                     | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|---------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> = 325 V, I <sub>D</sub> = 23 A,                     | -    | 28   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$                                | -    | 8    | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 12. Switching times test circuit for resistive load and | -    | 68   | -    | ns   |
| t <sub>f</sub>      | Fall time           | Figure 17. Switching time waveform)                                 | -    | 8    | -    | ns   |

DS14369 - Rev 1 page 3/13



#### Table 7. Source-drain diode

| Symbol                          | Parameter                                                        | Parameter Test conditions                                                           |   | Тур. | Max. | Unit |
|---------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------|---|------|------|------|
| I <sub>SD</sub>                 | Source-drain current                                             |                                                                                     | - |      | 53   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed)                                    |                                                                                     | - |      | 170  | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 46 A |                                                                                     | - |      | 1.55 | V    |
| t <sub>rr</sub>                 | Reverse recovery time I <sub>SD</sub> = 46 A, di/dt = 100 A/µs,  |                                                                                     | - | 162  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge                                          | V <sub>DD</sub> = 60 V                                                              | - | 0.95 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current                                         | (see Figure 14. Test circuit for inductive load switching and diode recovery times) | - | 10.7 |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time                                            | I <sub>SD</sub> = 46 A, di/dt = 100 A/μs,                                           | - | 355  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge                                          | V <sub>DD</sub> = 60 V, T <sub>J</sub> = 150 °C                                     | - | 4.8  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current                                         | (see Figure 14. Test circuit for inductive load switching and diode recovery times) | - | 25.3 |      | Α    |

- 1. Pulse width is limited by safe operating area.
- 2. Pulsed: pulse duration =  $300 \mu s$ , duty cycle 1.5%.

DS14369 - Rev 1 page 4/13



## 2.1 Electrical characteristics (curves)



Figure 2. Maximum transient thermal impedance Z<sub>thJC</sub> (°C/W) GADG270620231556ZTH  $\delta = 0.5$ 0.4 0.3 10 -1 10 -2 10 -3 Single pulse 10 -4 10 -6 10 -1  $\overline{\mathsf{t}_{\mathsf{p}}}$  (s) 10 -5 10 -4 10 -3 10 -2

Figure 3. Typical output characteristics

ID GADG2706202315560CH

160

VGS = 9, 10 V

80

7 V

40

0 4 8 12 16 VDS (V)







DS14369 - Rev 1 page 5/13



Figure 7. Typical capacitance characteristics



Figure 8. Normalized gate threshold vs temperature



Figure 9. Normalized on-resistance vs temperature



Figure 10. Normalized breakdown voltage vs temperature



Figure 11. Typical reverse diode forward characteristics



DS14369 - Rev 1 page 6/13





## 3 Test circuits



Figure 12. Switching times test circuit for resistive load

Figure 13. Test circuit for gate charge behavior

V<sub>GS</sub>

V<sub>GS</sub>

V<sub>GS</sub>

V<sub>GS</sub>

V<sub>GS</sub>

V<sub>GS</sub>

P<sub>D</sub>

RL

OV<sub>DD</sub>

Figure 14. Test circuit for inductive load switching and diode recovery times



Figure 15. Unclamped inductive load test circuit



Figure 16. Unclamped inductive waveform



Figure 17. Switching time waveform



DS14369 - Rev 1 page 7/13



# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

## 4.1 ACEPACK SMIT package information

Figure 18. ACEPACK SMIT package outline



DM00447519\_Rev.6

DS14369 - Rev 1 page 8/13



Table 8. ACEPACK SMIT package mechanical data

| Dim. | mm    |       |       |  |
|------|-------|-------|-------|--|
| Dim. | Min.  | Тур.  | Max.  |  |
| А    | 19.50 | 20.00 | 20.50 |  |
| В    | 21.50 | 22.00 | 22.50 |  |
| С    | 22.80 | 23.00 | 23.20 |  |
| D    | 24.80 | 25.00 | 25.20 |  |
| E    | 32.20 | 32.70 | 33.20 |  |
| b    |       | 9.00  |       |  |
| b1   |       | 4.00  |       |  |
| b2   |       | 6.75  |       |  |
| b3   |       | 9.50  |       |  |
| С    | 0.95  | 1.00  | 1.10  |  |
| c1   | 1.95  | 2.00  | 2.10  |  |
| d    | 0.00  |       | 0.15  |  |
| d1   | 0.45  | 0.55  | 0.65  |  |
| е    | 1.30  | 1.50  | 1.70  |  |
| e1   | 4.65  | 4.85  | 5.05  |  |
| L    | 3.95  | 4.00  | 4.05  |  |
| L1   | 5.40  | 5.50  | 5.60  |  |
| m    | 1.30  | 1.50  | 1.80  |  |
| m1   | 1.30  | 1.50  | 1.80  |  |
| V    | 0°    | 2°    | 4°    |  |
| aaa  | 0.01  |       | 0.05  |  |
| bbb  | 0.00  |       | 0.10  |  |

DS14369 - Rev 1 page 9/13



3.00 (x2) 1.40 (x6) 4.00 (x2) 4.00 (x2)

Figure 19. ACEPACK SMIT recommended footprint

DM00447519\_FP\_Rev.6

Note: Dimensions in mm.

Figure 20. ACEPACK SMIT marking orientation vs pinout





DM00447519\_MO\_Rev.6

DS14369 - Rev 1 page 10/13



# **Revision history**

Table 9. Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 29-Jun-2023 | 1        | First release. |

DS14369 - Rev 1 page 11/13





# **Contents**

| 1   | Elec                       | ctrical ratings                     | 2  |
|-----|----------------------------|-------------------------------------|----|
| 2   | Electrical characteristics |                                     | 3  |
|     | 2.1                        | Electrical characteristics (curves) | 5  |
| 3   | Test                       | circuits                            | 7  |
| 4   | Package information        |                                     | 8  |
|     | 4.1                        | ACEPACK SMIT package information    | 8  |
| Rev | ision                      | history                             | 11 |

DS14369 - Rev 1



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics – All rights reserved

DS14369 - Rev 1 page 13/13