

# Automotive-grade N-channel 400 V, 0.063 Ω typ., 38 A, MDmesh™ DM2 Power MOSFET in a D<sup>2</sup>PAK package

## Features



D<sup>2</sup>PAk



| Order code    | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> | P <sub>TOT</sub> |
|---------------|-----------------|--------------------------|----------------|------------------|
| STB45N40DM2AG | 400 V           | 0.072 Ω                  | 38 A           | 250 W            |

- AEC-Q101 qualified
- · Fast-recovery body diode
- Extremely low gate charge and input capacitance
- Low on-resistance
- 100% avalanche tested
- · Extremely high dv/dt ruggedness
- · Zener-protected

#### **Applications**

· Switching applications

#### **Description**

This high-voltage N-channel Power MOSFET is part of the MDmesh  $^{\text{TM}}$  DM2 fast-recovery diode series. It offers very low recovery charge ( $Q_{rr}$ ) and time ( $t_{rr}$ ) combined with low  $R_{DS(on)}$ , rendering it suitable for the most demanding high-efficiency converters and ideal for bridge topologies and ZVS phase-shift converters.



## Product status STB45N40DM2AG

| Product summary         |                    |  |  |  |
|-------------------------|--------------------|--|--|--|
| Order code STB45N40DM2A |                    |  |  |  |
| Marking                 | 45N40DM2           |  |  |  |
| Package                 | D <sup>2</sup> PAK |  |  |  |
| Packing                 | Tape and reel      |  |  |  |



## 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                                | Value      | Unit  |
|--------------------------------|----------------------------------------------------------|------------|-------|
| V <sub>GS</sub>                | Gate-source voltage                                      | ±25        | V     |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>case</sub> = 25 °C  | 38         | А     |
| טי                             | Drain current (continuous) at T <sub>case</sub> = 100 °C | 24         | A     |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                   | 110        | Α     |
| P <sub>TOT</sub>               | Total power dissipation at T <sub>case</sub> = 25 °C     | 250        | W     |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                        | 50         | V/ns  |
| dv/dt <sup>(3)</sup>           | MOSFET dv/dt ruggedness                                  | 50         | V/115 |
| T <sub>stg</sub>               | Storage temperature range                                | -55 to 150 | °C    |
| T <sub>j</sub>                 | Operating junction temperature range                     | -33 to 130 |       |

- 1. Pulse width is limited by safe operating area.
- 2.  $I_{SD} \le 38~A,~di/dt = 800~A/\mu s,~V_{DS}~peak < V_{(BR)DSS},V_{DD} = 80\%~V_{(BR)DSS}$
- 3.  $V_{DS} \le 320 \text{ V}$

Table 2. Thermal data

| Symbol                              | Parameter                        | Value | Unit |
|-------------------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case | 0.5   | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb  | 30    | C/VV |

1. When mounted on an 1-inch² FR-4, 2 Oz copper board.

Table 3. Avalanche characteristics

| Symbol                         | Parameter                                       | Value | Unit |
|--------------------------------|-------------------------------------------------|-------|------|
| I <sub>AR</sub> <sup>(1)</sup> | Avalanche current, repetitive or not repetitive | 7     | Α    |
| E <sub>AS</sub> <sup>(2)</sup> | Single pulse avalanche energy                   | 1100  | mJ   |

- 1. Pulse width is limited by  $T_{jmax}$ .
- 2. starting  $T_j = 25$  °C,  $I_D = I_{AR}$ ,  $V_{DD} = 50$  V

DS11238 - Rev 4 page 2/15



### 2 Electrical characteristics

(T<sub>case</sub> = 25 °C unless otherwise specified)

**Table 4. Static** 

| Symbol               | Parameter                             | Test conditions                                                                         | Min. | Тур.  | Max.  | Unit |
|----------------------|---------------------------------------|-----------------------------------------------------------------------------------------|------|-------|-------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage        | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                                            | 400  |       |       | V    |
|                      | Zana mata waltana duain               | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 400 V                                          |      |       | 10    |      |
| I <sub>DSS</sub>     | Zero gate voltage drain current       | $V_{GS} = 0 \text{ V}, V_{DS} = 400 \text{ V},$ $T_{case} = 125 ^{\circ}\text{C}^{(1)}$ |      |       | 100   | μА   |
| I <sub>GSS</sub>     | Gate-body leakage current             | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 25 \text{ V}$                                       |      |       | ±5    | μA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                                    | 3    | 4     | 5     | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 19 A                                           |      | 0.063 | 0.072 | Ω    |

<sup>1.</sup> Defined by design, not subject to production test.

Table 5. Dynamic

| Symbol                              | Parameter                     | Test conditions                                              | Min. | Тур. | Max. | Unit |
|-------------------------------------|-------------------------------|--------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                    | Input capacitance             |                                                              | -    | 2600 | -    |      |
| C <sub>oss</sub>                    | Output capacitance            | V <sub>DS</sub> = 100 V, f = 1 MHz,<br>V <sub>GS</sub> = 0 V | -    | 180  | -    | pF   |
| C <sub>rss</sub>                    | Reverse transfer capacitance  |                                                              | -    | 3.5  | -    |      |
| C <sub>oss eq.</sub> <sup>(1)</sup> | Equivalent output capacitance | $V_{DS} = 0$ to 320 V, $V_{GS} = 0$ V                        | -    | 300  | -    | pF   |
| R <sub>G</sub>                      | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> = 0 A                              | -    | 4    | -    | Ω    |
| Qg                                  | Total gate charge             | V <sub>DD</sub> = 320 V, I <sub>D</sub> = 38 A,              | -    | 56   | -    |      |
| Q <sub>gs</sub>                     | Gate-source charge            | V <sub>GS</sub> = 0 to 10 V                                  | -    | 13   | -    | nC   |
| $Q_{gd}$                            | Gate-drain charge             | (see Figure 14. Test circuit for gate charge behavior)       | -    | 28   | -    |      |

<sup>1.</sup>  $C_{\text{oss eq.}}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{\text{oss}}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ .

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                                                                                  | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 200 \text{ V}, I_D = 19 \text{ A},$                                                                                                    | -    | 20   | -    |      |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \ \Omega, V_{GS} = 10 \ V$<br>(see Figure 13. Test circuit for resistive load switching times and Figure 18. Switching time waveform) | -    | 6.7  | -    |      |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                                                                                  | -    | 68   | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                                                                                  | -    | 9.8  | -    |      |

DS11238 - Rev 4 page 3/15



Table 7. Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                                                                     | -    |      | 38   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                                                                     | -    |      | 110  | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 38 A                                                                                       | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> =38 A, di/dt = 100 A/μs,                                                                                            | -    | 95   |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | $V_{DD} = 60 \text{ V}$                                                                                                             | -    | 0.4  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15. Test circuit for inductive load switching and diode recovery times)                                                 | -    | 8.5  |      | А    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 38 A, di/dt = 100 A/μs,                                                                                           | -    | 185  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V, T <sub>j</sub> = 150 °C (see Figure 15. Test circuit for inductive load switching and diode recovery times) | -    | 1.62 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      |                                                                                                                                     | -    | 17.5 |      | А    |

- 1. Pulse width is limited by safe operating area.
- 2. Pulse test: pulse duration = 300 μs, duty cycle 1.5%.

Table 8. Gate-source Zener diode

| Symbol               | Parameter                     | Test conditions                                 | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------|-------------------------------------------------|------|------|------|------|
| V <sub>(BR)GSO</sub> | Gate-source breakdown voltage | I <sub>GS</sub> = ±250 μA, I <sub>D</sub> = 0 A | ±30  | -    | -    | V    |

The built-in back-to-back Zener diodes are specifically designed to enhance the ESD performance of the device. The Zener voltage facilitates efficient and cost-effective device integrity protection, thus eliminating the need for additional external componentry.

DS11238 - Rev 4 page 4/15



#### 2.1 Electrical characteristics (curves)











DS11238 - Rev 4 page 5/15





Figure 8. Normalized gate threshold voltage vs temperature V <sub>GS(th)</sub> (norm.) GIPG270815FQ4LBVTH  $I_D = 250 \mu A$ 1.1 1.0 0.9 8.0 0.7 0.6 -75 -25 25 75 125 T<sub>j</sub> (°C)

Figure 9. Normalized on-resistance vs temperature

R DS(on) (norm.)

2.2

1.8

1.4

1.0

0.6

0.2

-75

-25

25

75

125

T j (°C)







DS11238 - Rev 4 page 6/15



#### 3 Test circuits

Figure 13. Test circuit for resistive load switching times



Figure 14. Test circuit for gate charge behavior



Figure 15. Test circuit for inductive load switching and diode recovery times



Figure 16. Unclamped inductive load test circuit



Figure 17. Unclamped inductive waveform



Figure 18. Switching time waveform



DS11238 - Rev 4 page 7/15



## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

DS11238 - Rev 4 page 8/15



## 4.1 D<sup>2</sup>PAK (TO-263) type A2 package information

Figure 19. D<sup>2</sup>PAK (TO-263) type A2 package outline



0079457\_A2\_25

DS11238 - Rev 4 page 9/15



Table 9. D<sup>2</sup>PAK (TO-263) type A2 package mechanical data

| Dim  | mm    |      |       |  |  |
|------|-------|------|-------|--|--|
| Dim. | Min.  | Тур. | Max.  |  |  |
| А    | 4.40  |      | 4.60  |  |  |
| A1   | 0.03  |      | 0.23  |  |  |
| b    | 0.70  |      | 0.93  |  |  |
| b2   | 1.14  |      | 1.70  |  |  |
| С    | 0.45  |      | 0.60  |  |  |
| c2   | 1.23  |      | 1.36  |  |  |
| D    | 8.95  |      | 9.35  |  |  |
| D1   | 7.50  | 7.75 | 8.00  |  |  |
| D2   | 1.10  | 1.30 | 1.50  |  |  |
| Е    | 10.00 |      | 10.40 |  |  |
| E1   | 8.70  | 8.90 | 9.10  |  |  |
| E2   | 7.30  | 7.50 | 7.70  |  |  |
| е    |       | 2.54 |       |  |  |
| e1   | 4.88  |      | 5.28  |  |  |
| Н    | 15.00 |      | 15.85 |  |  |
| J1   | 2.49  |      | 2.69  |  |  |
| L    | 2.29  |      | 2.79  |  |  |
| L1   | 1.27  |      | 1.40  |  |  |
| L2   | 1.30  |      | 1.75  |  |  |
| R    |       | 0.40 |       |  |  |
| V2   | 0°    |      | 8°    |  |  |

Figure 20. D<sup>2</sup>PAK (TO-263) recommended footprint (dimensions are in mm)



DS11238 - Rev 4 page 10/15



## 4.2 D<sup>2</sup>PAK packing information

Figure 21. D<sup>2</sup>PAK tape outline





AM08852v1

DS11238 - Rev 4 page 11/15



Figure 22. D<sup>2</sup>PAK reel outline



AM06038v1

Table 10. D<sup>2</sup>PAK tape and reel mechanical data

| Таре   |      | Reel |         |         |      |
|--------|------|------|---------|---------|------|
| Dim.   | n    | nm   | Dim.    | mr      | n    |
| Diiii. | Min. | Max. |         | Min.    | Max. |
| A0     | 10.5 | 10.7 | Α       |         | 330  |
| В0     | 15.7 | 15.9 | В       | 1.5     |      |
| D      | 1.5  | 1.6  | С       | 12.8    | 13.2 |
| D1     | 1.59 | 1.61 | D       | 20.2    |      |
| E      | 1.65 | 1.85 | G       | 24.4    | 26.4 |
| F      | 11.4 | 11.6 | N       | 100     |      |
| K0     | 4.8  | 5.0  | Т       |         | 30.4 |
| P0     | 3.9  | 4.1  |         |         |      |
| P1     | 11.9 | 12.1 | Base qu | uantity | 1000 |
| P2     | 1.9  | 2.1  | Bulk qu | uantity | 1000 |
| R      | 50   |      |         |         |      |
| Т      | 0.25 | 0.35 |         |         |      |
| W      | 23.7 | 24.3 |         |         |      |

DS11238 - Rev 4 page 12/15



## **Revision history**

Table 11. Document revision history

| Date        | Revision | Changes                                                                                     |
|-------------|----------|---------------------------------------------------------------------------------------------|
| 27-Aug-2015 | 1        | Initial version                                                                             |
| 04-Aug-2016 | 2        | Updated Figure 2: "Safe operating area".                                                    |
|             |          | Minor text changes.                                                                         |
|             |          | Removed maturity status indication from cover page.                                         |
| 14-Feb-2018 | 3        | Updated Section 4.1 D <sup>2</sup> PAK (TO-263) type A2 package information.                |
|             |          | Minor text changes                                                                          |
|             | 4        | Updated Table 1. Absolute maximum ratings and Table 7. Source-drain diode.                  |
| 23-Oct-2018 |          | Updated Figure 1. Safe operating area and Figure 14. Test circuit for gate charge behavior. |
|             |          | Minor text changes.                                                                         |

DS11238 - Rev 4 page 13/15



## **Contents**

| 1   | Elec            | trical ratings                      | 2  |  |  |
|-----|-----------------|-------------------------------------|----|--|--|
| 2   |                 |                                     |    |  |  |
|     |                 | Electrical characteristics (curves) |    |  |  |
| 3   | Test            | t circuits                          |    |  |  |
| 4   | Pacl            | Package information                 |    |  |  |
|     | 4.1             | [Package name] package information  | 8  |  |  |
|     | 4.2             | D²PAK packing information           | 10 |  |  |
| Rev | evision history |                                     |    |  |  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

DS11238 - Rev 4 page 15/15