

# N-channel 250 V, 41 m $\Omega$ typ., 45 A STripFET II Power MOSFET in a TO-220FP package





AM01475v1\_noZen\_noTab

# STPOWER

# Product status link STF75NF25

| Product summary |           |  |  |
|-----------------|-----------|--|--|
| Order code      | STF75NF25 |  |  |
| Marking         | 75NF25    |  |  |
| Package         | TO-220FP  |  |  |
| Packing         | Tube      |  |  |

#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> | P <sub>TOT</sub> |
|------------|-----------------|--------------------------|----------------|------------------|
| STF75NF25  | 250 V           | 50 mΩ                    | 45 A           | 31 W             |

- Exceptional dv/dt capability
- 100% avalanche tested
- Low gate charge

#### **Applications**

Switching applications

#### **Description**

This Power MOSFET has been developed using STMicroelectronics' unique STripFET process, which is specifically designed to minimize input capacitance and gate charge. This renders the device suitable for use as primary switch in advanced high-efficiency isolated DC-DC converters for telecom and computer applications, and applications with low gate charge driving requirements.



# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                        | Parameter                                                                                                       | Value      | Unit |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------|------------|------|
| $V_{DS}$                      | Drain-source voltage                                                                                            | 250        | V    |
| V <sub>GS</sub>               | Gate-source voltage                                                                                             | ±25        | V    |
| . (1)                         | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                            | 45         |      |
| I <sub>D</sub> <sup>(1)</sup> | Drain current (continuous) at T <sub>C</sub> = 100 °C                                                           | 28         | _ A  |
| I <sub>DM</sub> (2)           | Drain current (pulsed)                                                                                          | 150        | Α    |
| P <sub>TOT</sub>              | Total power dissipation at T <sub>C</sub> = 25 °C                                                               | 31         | W    |
| dv/dt (3)                     | Peak diode recovery voltage slope                                                                               | 12         | V/ns |
| dv/dt <sup>(4)</sup>          | MOSFET dv/dt ruggedness                                                                                         | 40         | V/ns |
| V <sub>ISO</sub>              | Insulation withstand voltage (RMS) from all three leads to external heat sink (t = 1 s; T <sub>C</sub> = 25 °C) | 2.5        | kV   |
| TJ                            | T <sub>J</sub> Operating junction temperature range                                                             |            | °C   |
| T <sub>stg</sub>              | Storage temperature range                                                                                       | -55 to 150 |      |

- 1. Limited by maximum junction temperature.
- 2. Pulse width limited by safe operating area.
- 3.  $I_{SD} \le 45~A,~di/dt \le 400~A/\mu s,~V_{DS~(peak)} \le V_{(BR)DSS},~V_{DD} = 80\%~V_{(BR)DSS}.$
- 4.  $V_{DS} \le 200 \ V$ .

Table 2. Thermal data

| Symbol            | Parameter                               | Value | Unit |
|-------------------|-----------------------------------------|-------|------|
| R <sub>thJC</sub> | Thermal resistance, junction-to-case    | 4     | °C/W |
| R <sub>thJA</sub> | Thermal resistance, junction-to-ambient | 62.5  | °C/W |

Table 3. Avalanche characteristics

| Symbol                         | Parameter                                                                                   | Value | Unit |
|--------------------------------|---------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub>                | Avalanche current, repetitive or not-repetitive (pulse width limited by T <sub>J</sub> max) | 29    | Α    |
| E <sub>AS</sub> <sup>(1)</sup> | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)    | 416   | mJ   |

Energy during avalanche per single pulse is defined as the maximum energy that can be dissipated in the device, during a single avalanche operation, at the I<sub>AR</sub> and initial junction temperature of 25 °C, to bring the junction temperature to the maximum value of 150 °C.

DS12979 - Rev 3 page 2/12



#### 2 Electrical characteristics

( $T_C$  = 25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                         | Test conditions                                                   | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|-------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V                      | 250  |      |      | V    |
| I                    | Zana mata waltana duain ayunant   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 250 V                    |      |      | 1    | μA   |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | $V_{GS}$ = 0 V, $V_{DS}$ = 250 V, $T_{C}$ = 125 °C <sup>(1)</sup> |      |      | 10   | μA   |
| I <sub>GSS</sub>     | Gate-body leakage current         | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V                    |      |      | ±100 | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_{D} = 250 \mu A$                           | 3    | 4    | 5    | V    |
| R <sub>DS(on)</sub>  | Static drain-source on resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 22.5 A                   |      | 41   | 50   | mΩ   |

<sup>1.</sup> Specified by design, not tested in production.

Table 5. Dynamic

| Symbol           | Parameter                                                                           | Test conditions                                                                                                                            | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance                                                                   |                                                                                                                                            | -    | 3084 | -    | pF   |
| C <sub>oss</sub> | utput capacitance $V_{DS} = 100 \text{ V}, f = 1 \text{ MHz}, V_{GS} = 0 \text{ V}$ |                                                                                                                                            | -    | 263  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance                                                        |                                                                                                                                            | -    | 44   | -    | pF   |
| Coss eq. (1)     | Equivalent output capacitance $V_{DS}$ = 0 to 200 V, $V_{GS}$ = 0 V                 | -                                                                                                                                          | 338  | -    | pF   |      |
| Rg               | Gate input resistance                                                               | $f = 1$ MHz, $I_D = 0$ A<br>$V_{DD} = 200$ V, $I_D = 45$ A, $V_{GS} = 0$ to 10 V<br>(see Figure 14. Test circuit for gate charge behavior) | -    | 1.7  | -    | Ω    |
| Qg               | Total gate charge                                                                   |                                                                                                                                            | -    | 88   | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge                                                                  |                                                                                                                                            | -    | 20   | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge                                                                   |                                                                                                                                            | -    | 43   | -    | nC   |

C<sub>oss eq.</sub> is defined as a constant equivalent capacitance giving the same charging time as C<sub>oss</sub> when V<sub>DS</sub> increases from 0 to 80% V<sub>DSS</sub>.

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                                                                                | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> = 125 V, I <sub>D</sub> = 22.5 A,                                                                                              | -    | 23   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V (see Figure 13. Test circuit for resistive load switching times and Figure 18. Switching time waveform) | -    | 35   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                                                                                | -    | 57   | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                                                                                | -    | 17   | -    | ns   |

DS12979 - Rev 3 page 3/12



Table 7. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                     | -    |      | 45   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                     | -    |      | 150  | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 45 A, V <sub>GS</sub> = 0 V                                       | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 45 A, di/dt = 100 A/μs,                                           | -    | 212  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 200 V                                                             | -    | 2.07 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15. Test circuit for inductive load switching and diode recovery times) | -    | 16.5 |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 45 A, di/dt = 100 A/μs,                                           | -    | 280  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 200 V, T <sub>J</sub> = 150 °C                                    | -    | 3.5  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15. Test circuit for inductive load switching and diode recovery times) | -    | 21   |      | Α    |

<sup>1.</sup> Pulse width limited by safe operating area.

DS12979 - Rev 3 page 4/12

<sup>2.</sup> Pulsed: pulse duration =  $300 \mu s$ , duty cycle 1.5%.



#### 2.1 Electrical characteristics (curves)



To -3

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10 -6

10

Figure 3. Typical output characteristics GADG200820201048OCH Ι<sub>D</sub> (A) V<sub>GS</sub> = 9,10 V 140 8 V 120 100 80 60 40 6 V 20 8 12 16  $\vec{V}_{DS}(V)$ 







DS12979 - Rev 3 page 5/12



Figure 7. Typical gate charge characteristics



Figure 8. Typical capacitance characteristics



Figure 9. Normalized gate threshold vs temperature



Figure 10. Normalized on-resistance vs temperature



Figure 11. Typical reverse diode forward characteristics



Figure 12. Typical output capacitance stored energy



DS12979 - Rev 3 page 6/12



#### 3 Test circuits





Figure 15. Test circuit for inductive load switching and diode recovery times





Figure 17. Unclamped inductive waveform



Figure 18. Switching time waveform



DS12979 - Rev 3 page 7/12



## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### 4.1 TO-220FP type B package information

Figure 19. TO-220FP type B package outline



DS12979 - Rev 3 page 8/12



Table 8. TO-220FP type B package mechanical data

| Dim.   |       | mm    |       |
|--------|-------|-------|-------|
| Dilli. | Min.  | Тур.  | Max.  |
| А      | 4.40  |       | 4.60  |
| В      | 2.50  |       | 2.70  |
| D      | 2.50  |       | 2.75  |
| E      | 0.45  |       | 0.70  |
| F      | 0.75  |       | 1.00  |
| F1     | 1.15  |       | 1.70  |
| F2     | 1.15  |       | 1.70  |
| G      | 4.95  |       | 5.20  |
| G1     | 2.40  |       | 2.70  |
| Н      | 10.00 |       | 10.40 |
| L2     |       | 16.00 |       |
| L3     | 28.60 |       | 30.60 |
| L4     | 9.80  |       | 10.60 |
| L5     | 2.90  |       | 3.60  |
| L6     | 15.90 |       | 16.40 |
| L7     | 9.00  |       | 9.30  |
| Dia    | 3.00  |       | 3.20  |

DS12979 - Rev 3 page 9/12



## **Revision history**

Table 9. Document revision history

| Date        | Version | Changes                                                            |
|-------------|---------|--------------------------------------------------------------------|
| 04-Apr-2019 | 1       | First release.                                                     |
|             |         | Updated Title and Features in cover page.                          |
|             |         | Updated Section 1 Electrical ratings.                              |
| 21-Aug-2020 | 2       | Updated Section 2 Electrical characteristics.                      |
|             |         | Added Section 2.1 Electrical characteristics (curves).             |
|             |         | Updated Figure 14. Test circuit for gate charge behavior.          |
|             |         | Updated Table 2. Thermal data, Table 3. Avalanche characteristics. |
| 09-Oct-2023 | 3       | Updated Figure 1. Safe operating area.                             |
|             |         | Updated Section 4.1 TO-220FP type B package information.           |

DS12979 - Rev 3 page 10/12



## **Contents**

| 1   | Elec   | trical ratings                      | 2  |
|-----|--------|-------------------------------------|----|
| 2   | Elec   | ctrical characteristics             | 3  |
|     | 2.1    | Electrical characteristics (curves) | 5  |
| 3   | Test   | circuits                            | 7  |
| 4   | Pac    | kage information                    | 8  |
|     | 4.1    | TO-220FP type B package information | 8  |
| Rev | /ision | history                             | 10 |

DS12979 - Rev 3



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics – All rights reserved

DS12979 - Rev 3 page 12/12