

### N-channel 600 V, 35 mΩ typ., 63 A MDmesh™ M6 Power MOSFET in a TO-247 package









### Maturity status link

STW68N60M6

| Device summary |            |  |  |  |
|----------------|------------|--|--|--|
| Order code     | STW68N60M6 |  |  |  |
| Marking        | 68N60M6    |  |  |  |
| Package        | TO-247     |  |  |  |
| Packing        | Tube       |  |  |  |

#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|------------|-----------------|--------------------------|----------------|
| STW68N60M6 | 600 V           | 41 mΩ                    | 63 A           |

- Reduced switching losses
- Lower R<sub>DS(on)</sub> per area vs previous generation
- Low gate input resistance
- 100% avalanche tested
- Zener-protected

#### **Applications**

- Switching applications
- LLC converters
- **Boost PFC converters**

#### **Description**

The new MDmesh™ M6 technology incorporates the most recent advancements to the well-known and consolidated MDmesh family of SJ MOSFETs. STMicroelectronics builds on the previous generation of MDmesh devices through its new M6 technology, which combines excellent R<sub>DS(on)</sub> per area improvement with one of the most effective switching behaviors available, as well as a user-friendly experience for maximum end-application efficiency.



# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value      | Unit  |
|--------------------------------|-------------------------------------------------------|------------|-------|
| V <sub>GS</sub>                | Gate-source voltage                                   | ±25        | V     |
| 1_                             | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 63         | А     |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 40         | Α     |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 252        | Α     |
| P <sub>TOT</sub>               | Total power dissipation at T <sub>C</sub> = 25 °C     | 390        | W     |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                     | 15         | V/ns  |
| dv/dt <sup>(3)</sup>           | MOSFET dv/dt ruggedness                               | 100        | V/IIS |
| T <sub>stg</sub>               | Storage temperature range                             | -55 to 150 | °C    |
| Tj                             | Operating junction temperature range                  | -55 to 150 |       |

- 1. Pulse width is limited by safe operating area.
- 2.  $I_{SD} \le 63~A,~di/dt \le 400~A/\mu s,~V_{DS(peak)} < V_{(BR)DSS},~V_{DD} = 400~V$
- 3.  $V_{DS} \le 480 \text{ V}$

Table 2. Thermal data

| Symbol                | Parameter                           | Value | Unit |
|-----------------------|-------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case    | 0.32  | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient | 50    | °C/W |

**Table 3. Avalanche characteristics** 

| Symbol          | Parameter                                                                                   | Value | Unit |
|-----------------|---------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not repetitive (pulse width limited by T <sub>jmax</sub> ) | 7.5   | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)    | 1100  | mJ   |

DS12066 - Rev 2 page 2/13



### 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 4. On /off-states

| Symbol               | Parameter                         | Test conditions                                                                    | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                                       | 600  |      |      | V    |
| I <sub>DSS</sub>     | Zero-gate voltage                 | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 600 V                                     |      |      | 1    |      |
|                      | drain current                     | $V_{GS} = 0 \text{ V}, V_{DS} = 600 \text{ V}, T_{C} = 125 ^{\circ}\text{C}^{(1)}$ |      |      | 100  | μA   |
| I <sub>GSS</sub>     | Gate-body leakage current         | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V                                     |      |      | ±5   | μA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μA                        | 3.25 | 4    | 4.75 | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 31.5 A                                    |      | 35   | 41   | mΩ   |

<sup>1.</sup> Defined by design, not subject to production test.

Table 5. Dynamic

| Symbol           | Parameter                     | Test conditions                                              | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|--------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance             |                                                              | -    | 4360 | -    | pF   |
| C <sub>oss</sub> | Output capacitance            | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 100 V, f = 1<br>MHz | -    | 235  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance  |                                                              | -    | 13   | -    | pF   |
| Coss eq. (1)     | Equivalent output capacitance | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0 to 480 V          | -    | 713  | -    | pF   |
| R <sub>G</sub>   | Intrinsic gate resistance     | f = 1 MHz open drain                                         | -    | 1.6  | -    | Ω    |
| Qg               | Total gate charge             | V <sub>DD</sub> = 480 V, I <sub>D</sub> = 63 A,              | -    | 106  | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge            | V <sub>GS</sub> = 0 to 10 V                                  | -    | 29   | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge             | (see Figure 14. Test circuit for gate charge behavior)       | -    | 51   | -    | nC   |

<sup>1.</sup>  $C_{\text{oss eq.}}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{\text{oss}}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ .

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                 | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-----------------------------------------------------------------|------|------|------|------|
| t <sub>d (on)</sub> | Turn-on delay time  | V <sub>DD</sub> = 300 V, I <sub>D</sub> = 30 A,                 | -    | 42   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$                            | -    | 28   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 13. Test circuit for resistive load switching times | -    | 130  | -    | ns   |
| t <sub>f</sub>      | Fall time           | and Figure 18. Switching time waveform)                         | -    | 8    | -    | ns   |

DS12066 - Rev 2 page 3/13



Table 7. Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                     | -    |      | 63   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                     | -    |      | 252  | Α    |
| V <sub>SD</sub> (2)             | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 63 A                                       | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 63 A, di/dt = 100 A/µs,                                           | -    | 308  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V (see                                                         | -    | 4.3  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | Figure 15. Test circuit for inductive load switching and diode recovery times)      | -    | 26   |      | А    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 63 A, di/dt = 100 A/µs,                                           | -    | 504  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V, T <sub>j</sub> = 150 °C                                     | -    | 10.8 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15. Test circuit for inductive load switching and diode recovery times) | -    | 38   |      | А    |

<sup>1.</sup> Pulse width is limited by safe operating area.

DS12066 - Rev 2 page 4/13

<sup>2.</sup> Pulse test: pulse duration =  $300 \mu s$ , duty cycle 1.5%.



#### 2.1 Electrical characteristics (curves)











DS12066 - Rev 2 page 5/13



Figure 7. Capacitance variations

C
(pF)

10 4

10 2

f = 1 MHz

Coss

Crss
10 1
10 -1
10 0
10 1
10 2
VCE (V)

Figure 8. Normalized gate threshold vs. temperature

V<sub>GS(th)</sub>
(norm.)

1.1

1.0

0.9

0.8

0.7

0.6

-75 -25 25 75 125 T<sub>J</sub> (°C)







DS12066 - Rev 2 page 6/13



### 3 Test circuits

Figure 13. Test circuit for resistive load switching times



Figure 14. Test circuit for gate charge behavior



Figure 15. Test circuit for inductive load switching and diode recovery times



Figure 16. Unclamped inductive load test circuit



Figure 17. Unclamped inductive waveform



Figure 18. Switching time waveform



DS12066 - Rev 2 page 7/13



# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

DS12066 - Rev 2 page 8/13



## 4.1 TO-247 package information

Figure 19. TO-247 package outline



0075325\_9

DS12066 - Rev 2 page 9/13



Table 8. TO-247 package mechanical data

| Dim. |       | mm    |       |
|------|-------|-------|-------|
| Dim. | Min.  | Тур.  | Max.  |
| А    | 4.85  |       | 5.15  |
| A1   | 2.20  |       | 2.60  |
| b    | 1.0   |       | 1.40  |
| b1   | 2.0   |       | 2.40  |
| b2   | 3.0   |       | 3.40  |
| С    | 0.40  |       | 0.80  |
| D    | 19.85 |       | 20.15 |
| E    | 15.45 |       | 15.75 |
| е    | 5.30  | 5.45  | 5.60  |
| L    | 14.20 |       | 14.80 |
| L1   | 3.70  |       | 4.30  |
| L2   |       | 18.50 |       |
| ØP   | 3.55  |       | 3.65  |
| ØR   | 4.50  |       | 5.50  |
| S    | 5.30  | 5.50  | 5.70  |

DS12066 - Rev 2 page 10/13



## **Revision history**

Table 9. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27-Mar-2017 | 1        | First release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 05-Nov-2018 | 2        | Removed maturity status indication from cover page. The document status is production data.  Modified Table 1. Absolute maximum ratings, Table 5. Dynamic and Table 7. Source-drain diode  Modified Figure 1. Safe operating area, Figure 3. Output characteristics, Figure 4. Transfer characteristics, Figure 5. Gate charge vs gate-source voltage, Figure 6. Static drain-source on-resistance, Figure 7. Capacitance variations, Figure 8. Normalized gate threshold vs. temperature, Figure 9. Normalized on-resistance vs. temperature, Figure 10. Normalized V <sub>(BR)DSS</sub> vs. temperature and Figure 12. Source-drain diode forward characteristics.  Minor text changes. |

DS12066 - Rev 2 page 11/13





## **Contents**

| 1  | Electrical ratings |                                     |    |  |  |
|----|--------------------|-------------------------------------|----|--|--|
| 2  | Elec               | trical characteristics              | 3  |  |  |
|    | 2.1                | Electrical characteristics (curves) | 5  |  |  |
| 3  | Test               | circuits                            | 7  |  |  |
| 4  | Pac                | kage information                    | 8  |  |  |
|    | 4.1                | TO-247 package information          | 8  |  |  |
| Re | vision             | history                             | 11 |  |  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

DS12066 - Rev 2 page 13/13