

# N-channel 600 V, 60 m $\Omega$ typ., 42 A MDmesh M2 Power MOSFET in a TO-247 long leads package





#### **Features**

| Order code  | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | l <sub>D</sub> |
|-------------|-----------------|--------------------------|----------------|
| STWA48N60M2 | 600 V           | 70 mΩ                    | 42 A           |

- Extremely low gate charge
- Excellent output capacitance (C<sub>OSS</sub>) profile
- 100% avalanche tested
- Zener-protected

#### **Applications**

Switching applications

### **Description**

This device is an N-channel Power MOSFET developed using MDmesh M2 technology. Thanks to its strip layout and an improved vertical structure, the device exhibits low on-resistance and optimized switching characteristics, rendering it suitable for the most demanding high efficiency converters.



# Product status STWA48N60M2

| Device summary         |                   |  |  |
|------------------------|-------------------|--|--|
| Order code STWA48N60M2 |                   |  |  |
| Marking                | 48N60M2           |  |  |
| Package                | TO-247 long leads |  |  |
| Packing                | Tube              |  |  |



## 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value                         | Unit |
|--------------------------------|-------------------------------------------------------|-------------------------------|------|
| V <sub>GS</sub>                | Gate-source voltage                                   | ±25                           | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 42                            | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 26                            | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 168                           | Α    |
| P <sub>TOT</sub>               | Total power dissipation at T <sub>C</sub> = 25 °C     | 300                           | W    |
| dv/dt (2)                      | Peak diode recovery voltage slope                     | 15                            | V/ns |
| dv/dt (3)                      | MOSFET dv/dt ruggedness                               | 50                            | V/ns |
| T <sub>stg</sub>               | Storage temperature range                             | temperature range - 55 to 150 |      |
| Tj                             | Operating junction temperature range                  | - 55 (0 150                   | °C   |

- 1. Pulse width limited by safe operating area.
- 2.  $I_{SD} \le 42$  A,  $di/dt \le 400$  A/ $\mu s$ ;  $V_{DS(peak)} < V_{(BR)DSS}$ ,  $V_{DD} = 400$  V
- 3.  $V_{DS} \le 480 \text{ V}$

Table 2. Thermal data

| Symbol            | Parameter                               | Value | Unit |
|-------------------|-----------------------------------------|-------|------|
| R <sub>thJC</sub> | Thermal resistance, junction-to-case    | 0.42  | °C/W |
| R <sub>thJA</sub> | Thermal resistance, junction-to-ambient | 50    | °C/W |

**Table 3. Avalanche characteristics** 

| Symbol          | Parameter                                                                                             | Value | Unit |
|-----------------|-------------------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not repetitive $ (\text{pulse width limited by } T_{j\text{max.}}) $ | 7     | А    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ ; $V_{DD} = 50$ V)              | 1     | J    |

DS11409 - Rev 4 page 2/12



## 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 4. On /off-states

| Symbol               | Parameter                         | Test conditions                                                                        | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|----------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                                           | 600  |      |      | V    |
|                      | Zero-gate voltage                 | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 600 V                                         |      |      | 1    | μA   |
| I <sub>DSS</sub>     | drain current                     | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 600 V, T <sub>C</sub> = 125 °C <sup>(1)</sup> |      |      | 100  | μA   |
| I <sub>GSS</sub>     | Gate-body leakage current         | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V                                         |      |      | ±10  | μA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μA                            | 2    | 3    | 4    | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 21 A                                          |      | 60   | 70   | mΩ   |

<sup>1.</sup> Specified by design, not tested in production.

Table 5. Dynamic

| Symbol           | Parameter                     | Test conditions                                                                                     | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance             |                                                                                                     | -    | 3060 | -    | pF   |
| C <sub>oss</sub> | Output capacitance            | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 100 V, f = 1 MHz                                           | -    | 143  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance  |                                                                                                     | -    | 4.3  | -    | pF   |
| C oss eq. (1)    | Equivalent output capacitance | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0 to 480 V                                                 | -    | 630  | -    | pF   |
| R <sub>G</sub>   | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> = 0 A                                                                     | -    | 4.6  | -    | Ω    |
| Qg               | Total gate charge             | $V_{DD}$ = 480 V, $I_{D}$ = 42 A, $V_{GS}$ = 0 to 10 V (see Figure 14. Test circuit for gate charge | -    | 70   | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge            |                                                                                                     | -    | 10.5 | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge             | behavior)                                                                                           | -    | 31   | -    | nC   |

<sup>1.</sup>  $C_{\text{oss eq.}}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{\text{oss}}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ .

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                                                                                                                      | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d (on)</sub> | Turn-on delay time  | $V_{DD}$ = 300 V, $I_D$ = 21 A,<br>$R_G$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V<br>(see Figure 13. Test circuit for resistive load switching times and Figure 18. Switching time waveform) | -    | 18.5 | -    | ns   |
| t <sub>r</sub>      | Rise time           |                                                                                                                                                                                      | -    | 17   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                                                                                                                      | -    | 119  | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                                                                                                                      | -    | 13   | -    | ns   |

DS11409 - Rev 4 page 3/12



Table 7. Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                                                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                                                                                     | -    |      | 42   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                                                                                     | -    |      | 168  | Α    |
| V <sub>SD</sub> (2)             | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 21 A                                                                                                       | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 42 A, di/dt = 100 A/μs V <sub>DD</sub> = 60 V (see Figure 15. Test circuit for inductive load switching and diode recovery times) | -    | 487  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       |                                                                                                                                                     | -    | 9.1  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      |                                                                                                                                                     | -    | 37.5 |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 42 A, di/dt = 100 A/μs                                                                                                            | -    | 605  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V, T <sub>j</sub> = 150 °C<br>(see Figure 15. Test circuit for inductive load                                                  | -    | 12.5 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | switching and diode recovery times)                                                                                                                 | -    | 41.5 |      | Α    |

<sup>1.</sup> Pulse width limited by safe operating area.

DS11409 - Rev 4 page 4/12

<sup>2.</sup> Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%.



### 2.1 Electrical characteristics (curves)





Figure 3. Output characteristics V<sub>GS</sub> = 8, 9, 10 V 120 100 6 V 80 60 5 V 40 20 4 V 12 16 20 V<sub>DS</sub> (V) 8







DS11409 - Rev 4 page 5/12



Figure 7. Capacitance variations



Figure 8. Output capacitance stored energy



Figure 9. Normalized gate threshold voltage vs temperature



Figure 10. Normalized on-resistance vs temperature



Figure 11. Normalized  $V_{(BR)DSS}$  vs temperature



Figure 12. Source-drain diode forward characteristics



DS11409 - Rev 4 page 6/12

AM01471v1



## 3 Test circuits

\_\_\_\_\_



Figure 15. Test circuit for inductive load switching and diode recovery times



V<sub>D</sub>

2200
3.3

V<sub>DD</sub>

Figure 16. Unclamped inductive load test circuit

Figure 17. Unclamped inductive waveform



Figure 18. Switching time waveform



DS11409 - Rev 4 page 7/12



## 4 Package information

To meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 4.1 TO-247 long leads package information

Figure 19. TO-247 long leads package outline



BACK VIEW

8463846\_5

DS11409 - Rev 4 page 8/12



Table 8. TO-247 long leads package mechanical data

| Dim.   |       | mm    |       |
|--------|-------|-------|-------|
| Dilli. | Min.  | Тур.  | Max.  |
| A      | 4.90  | 5.00  | 5.10  |
| A1     | 2.31  | 2.41  | 2.51  |
| A2     | 1.90  | 2.00  | 2.10  |
| b      | 1.16  |       | 1.26  |
| b2     |       |       | 3.25  |
| b3     |       |       | 2.25  |
| С      | 0.59  |       | 0.66  |
| D      | 20.90 | 21.00 | 21.10 |
| Е      | 15.70 | 15.80 | 15.90 |
| E2     | 4.90  | 5.00  | 5.10  |
| E3     | 2.40  | 2.50  | 2.60  |
| е      | 5.34  | 5.44  | 5.54  |
| L      | 19.80 | 19.92 | 20.10 |
| L1     |       |       | 4.30  |
| M      | 0.35  |       | 0.95  |
| Р      | 3.50  | 3.60  | 3.70  |
| Q      | 5.60  |       | 6.00  |
| S      | 6.05  | 6.15  | 6.25  |
| aaa    |       | 0.04  | 0.10  |

DS11409 - Rev 4 page 9/12



## **Revision history**

Table 9. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                       |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01-Dec-2015 | 1        | First release.                                                                                                                                                                                                                |
| 20-Jan-2017 | 2        | Updated Table 2: "Absolute maximum ratings", Table 4: "Avalanche characteristics", Table 5: "On /off-states", Table 6: "Dynamic" and Table 7: "Switching times".  Updated Section 2.2: "Electrical characteristics (curves)". |
| 19-Mar-2020 | 3        | Updated <i>Table 6. Switching times</i> . Minor text changes.                                                                                                                                                                 |
| 14-Oct-2024 | 4        | Updated Section 4.1: TO-247 long leads package information.  Minor text changes.                                                                                                                                              |

DS11409 - Rev 4 page 10/12





## **Contents**

| 1   | Elec   | ctrical ratings                       | 2   |
|-----|--------|---------------------------------------|-----|
| 2   | Elec   | ctrical characteristics               | 3   |
|     | 2.1    | Electrical characteristics (curves)   | 5   |
| 3   | Test   | circuits                              | 7   |
| 4   | Pac    | kage information                      | 8   |
|     | 4.1    | TO-247 long leads package information | 8   |
| Rev | /ision | history                               | .10 |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved

DS11409 - Rev 4 page 12/12