

# N-channel 650 V, 19.9 mΩ typ., 92 A MDmesh M9 Power MOSFET in a TO-247 long leads package





AM01475v1\_noZen



# Product status link STWA65N023M9

| Product summary |                   |  |  |
|-----------------|-------------------|--|--|
| Order code      | STWA65N023M9      |  |  |
| Marking         | 65N023M9          |  |  |
| Package         | TO-247 long leads |  |  |
| Packing         | Tube              |  |  |

#### **Features**

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|--------------|-----------------|--------------------------|----------------|
| STWA65N023M9 | 650 V           | 23.0 mΩ                  | 92             |

- Worldwide best FOM R<sub>DS(on)</sub>\*Q<sub>g</sub> among silicon-based devices
- Higher V<sub>DSS</sub> rating
- · Higher dv/dt capability
- · Excellent switching performance
- Easy to drive
- 100% avalanche tested

#### **Applications**

· High efficiency switching applications

### **Description**

This N-channel Power MOSFET is based on the most innovative super-junction MDmesh M9 technology, suitable for medium/high voltage MOSFETs featuring very low  $R_{DS(on)}$  per area. The silicon based M9 technology benefits from a multi-drain manufacturing process which allows an enhanced device structure. The resulting product has one of the lower on-resistance and reduced gate charge values, among all silicon based fast switching super-junction Power MOSFETs, making it particularly suitable for applications that require superior power density and outstanding efficiency.



# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value      | Unit |  |
|--------------------------------|-------------------------------------------------------|------------|------|--|
| $V_{GS}$                       | Gate-source voltage                                   | ±30        | V    |  |
| 1-                             | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 92         | _    |  |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 58         | _ A  |  |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 440        | Α    |  |
| P <sub>TOT</sub>               | Total power dissipation at T <sub>C</sub> = 25 °C     | 463        | W    |  |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                     | 50         | V/ns |  |
| di/dt <sup>(2)</sup>           | Peak diode recovery current slope                     | 900        | A/µs |  |
| dv/dt <sup>(3)</sup>           | MOSFET dv/dt ruggedness                               | 120        | V/ns |  |
| T <sub>stg</sub>               | Storage temperature range                             | -55 to 150 | °C   |  |
| TJ                             | Operating junction temperature range                  | -55 to 150 | °C   |  |

- 1. Pulse width is limited by safe operating area.
- 2.  $I_{SD} \le 48 \; A, \; V_{DS} \; (peak) < V_{(BR)DSS}, \; V_{DD} = 400 \; V.$
- 3.  $V_{DS}$  (peak)  $< V_{(BR)DSS}$ ,  $V_{DD} = 400 V$ .

Table 2. Thermal data

| Symbol            | Parameter                               | Value | Unit |
|-------------------|-----------------------------------------|-------|------|
| R <sub>thJC</sub> | Thermal resistance, junction-to-case    | 0.27  | °C/W |
| R <sub>thJA</sub> | Thermal resistance, junction-to-ambient | 50    | °C/W |

Table 3. Avalanche characteristics

| Symbol          | Parameter                                                                                    | Value | Unit |
|-----------------|----------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or non-repetitive (pulse width limited by T <sub>J</sub> max.) | 12    | A    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)     | 1307  | mJ   |

DS14036 - Rev 3 page 2/12



## 2 Electrical characteristics

 $T_C$  = 25 °C unless otherwise specified.

Table 4. On-/off-states

| Symbol               | Parameter                         | Test conditions                                                                    | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$                                         | 650  |      |      | V    |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 650 V                                     |      |      | 1    | μA   |
|                      |                                   | $V_{GS} = 0 \text{ V}, V_{DS} = 650 \text{ V}, T_{C} = 125 ^{\circ}\text{C}^{(1)}$ |      |      | 200  |      |
| I <sub>GSS</sub>     | Gate-body leakage current         | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V                                     |      |      | ±100 | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_{D} = 250 \mu A$                                            | 3.2  | 3.7  | 4.2  | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 48 A                                      |      | 19.9 | 23.0 | mΩ   |

<sup>1.</sup> Specified by design, not tested in production.

Table 5. Dynamic

| Symbol           | Parameter                     | Test conditions                                                             | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance             | V <sub>DS</sub> = 400 V, f = 1 MHz, V <sub>GS</sub> = 0 V                   | -    | 8844 | -    | pF   |
| C <sub>oss</sub> | Output capacitance            | V <sub>DS</sub> = 0 to 400 V, V <sub>GS</sub> = 0 V                         | -    | 140  | -    | pF   |
| Coss eq. (1)     | Equivalent output capacitance |                                                                             | -    | 1750 | -    | pF   |
| R <sub>G</sub>   | Intrinsic gate resistance     | f = 1 MHz, open drain                                                       | -    | 0.8  | -    | Ω    |
| Qg               | Total gate charge             | V <sub>DD</sub> = 400 V, I <sub>D</sub> = 48 A, V <sub>GS</sub> = 0 to 10 V | -    | 230  | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge            | (see Figure 14. Test circuit for gate charge behavior)                      | -    | 52   | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge             |                                                                             | -    | 108  | -    | nC   |

<sup>1.</sup>  $C_{\text{oss eq.}}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{\text{oss}}$  when  $V_{DS}$  increases from 0 to stated value.

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                                                                                | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> = 325 V, I <sub>D</sub> = 48 A,                                                                                                | -    | 47   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V (see Figure 13. Test circuit for resistive load switching times and Figure 18. Switching time waveform) | -    | 75   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                                                                                | -    | 155  | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                                                                                | -    | 55   | -    | ns   |

DS14036 - Rev 3 page 3/12



Table 7. Source-drain diode

| Symbol                          | Parameter                                        | Test conditions                                                                     | Min. | Тур.  | Max. | Unit |
|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|------|-------|------|------|
| I <sub>SD</sub>                 | Source-drain current                             |                                                                                     | -    |       | 92   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | SDM <sup>(1)</sup> Source-drain current (pulsed) |                                                                                     | -    |       | 440  | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage                               | I <sub>SD</sub> = 95 A, V <sub>GS</sub> = 0 V                                       | -    |       | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time                            | I <sub>SD</sub> = 95 A, di/dt = 100 A/μs,                                           | -    | 330   |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge                          | V <sub>DD</sub> = 100 V                                                             | -    | 5.45  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current                         | (see Figure 15. Test circuit for inductive load switching and diode recovery times) | -    | 30    |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time                            | I <sub>SD</sub> = 95 A, di/dt = 100 A/μs,                                           | -    | 465   |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge                          | V <sub>DD</sub> = 100 V, T <sub>J</sub> = 150 °C                                    | -    | 10.85 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current                         | (see Figure 15. Test circuit for inductive load switching and diode recovery times) | -    | 34    |      | Α    |

<sup>1.</sup> Pulse width is limited by safe operating area.

DS14036 - Rev 3 page 4/12

<sup>2.</sup> Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%.



#### 2.1 Electrical characteristics (curves)











DS14036 - Rev 3 page 5/12



Figure 7. Typical drain-source on-resistance



Figure 8. Normalized on-resistance vs temperature



Figure 9. Normalized gate threshold vs temperature



Figure 10. Normalized breakdown voltage vs temperature



Figure 11. Typical reverse diode forward characteristics



Figure 12. Typical output capacitance stored energy



DS14036 - Rev 3 page 6/12



#### **Test circuits** 3

Figure 13. Test circuit for resistive load switching times

Figure 14. Test circuit for gate charge behavior RL I<sub>G</sub>= CONST AM01469v10

Figure 15. Test circuit for inductive load switching and diode recovery times

AM01468v1

AM01470v1







DS14036 - Rev 3 page 7/12



## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### 4.1 TO-247 long leads package information

Figure 19. TO-247 long leads package outline



BACK VIEW

8463846\_5

DS14036 - Rev 3 page 8/12



Table 8. TO-247 long leads package mechanical data

| Dim.   |       | mm    |       |
|--------|-------|-------|-------|
| Dilli. | Min.  | Тур.  | Max.  |
| Α      | 4.90  | 5.00  | 5.10  |
| A1     | 2.31  | 2.41  | 2.51  |
| A2     | 1.90  | 2.00  | 2.10  |
| b      | 1.16  |       | 1.26  |
| b2     |       |       | 3.25  |
| b3     |       |       | 2.25  |
| С      | 0.59  |       | 0.66  |
| D      | 20.90 | 21.00 | 21.10 |
| E      | 15.70 | 15.80 | 15.90 |
| E2     | 4.90  | 5.00  | 5.10  |
| E3     | 2.40  | 2.50  | 2.60  |
| е      | 5.34  | 5.44  | 5.54  |
| L      | 19.80 | 19.92 | 20.10 |
| L1     |       |       | 4.30  |
| M      | 0.35  |       | 0.95  |
| Р      | 3.50  | 3.60  | 3.70  |
| Q      | 5.60  |       | 6.00  |
| S      | 6.05  | 6.15  | 6.25  |
| aaa    |       | 0.04  | 0.10  |

DS14036 - Rev 3 page 9/12



# **Revision history**

Table 9. Document revision history

| Date        | Revision | Changes                                                           |
|-------------|----------|-------------------------------------------------------------------|
| 02-Dec-2022 | 1        | First release.                                                    |
| 27-Feb-2023 | 2        | Updated Table 4. On-/off-states.                                  |
|             | 3        | Updated title and Features in cover page.                         |
| 20-Jul-2023 |          | Updated Table 1. Absolute maximum ratings.                        |
| 20-Jul-2023 |          | Updated Table 6. Switching times and Table 7. Source-drain diode. |
|             |          | Updated Section 3 Test circuits.                                  |

DS14036 - Rev 3 page 10/12





## **Contents**

| 1   | Elec  | trical ratings                        | 2  |
|-----|-------|---------------------------------------|----|
| 2   | Elec  | trical characteristics                | 3  |
|     | 2.1   | Electrical characteristics (curves)   | 5  |
| 3   | Test  | circuits                              | 7  |
| 4   | Pac   | kage information                      | 8  |
|     | 4.1   | TO-247 long leads package information | 8  |
| Rev | ision | history                               | 10 |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics - All rights reserved

DS14036 - Rev 3 page 12/12