

Datasheet

# N-channel 600 V, 37 m $\Omega$ typ., 66 A MDmesh DM2 Power MOSFET in a TO-247 long leads package





#### **Features**

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|--------------|-----------------|--------------------------|----------------|
| STWA70N60DM2 | 600 V           | 42 mΩ                    | 66 A           |

- Fast-recovery body diode
- Extremely low gate charge and input capacitance
- Low on-resistance
- 100% avalanche tested
- · Extremely high dv/dt ruggedness
- Zener-protected

#### **Applications**

Switching applications

### **Description**

This high-voltage N-channel Power MOSFET is part of the MDmesh DM2 fast-recovery diode series. It offers very low recovery charge ( $Q_{rr}$ ) and time ( $t_{rr}$ ) combined with low  $R_{DS(on)}$ , rendering it suitable for the most demanding high-efficiency converters and ideal for bridge topologies and ZVS phase-shift converters.



# Product status link STWA70N60DM2

| Product summary         |                   |  |  |
|-------------------------|-------------------|--|--|
| Order code STWA70N60DM2 |                   |  |  |
| Marking                 | 70N60DM2          |  |  |
| Package                 | TO-247 long leads |  |  |
| Packing                 | Tube              |  |  |



## 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value      | Unit |
|--------------------------------|-------------------------------------------------------|------------|------|
| V <sub>GS</sub>                | Gate-source voltage                                   | ±25        | V    |
| 1_                             | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 66         | Α    |
| Ι <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 42         | A    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 264        | Α    |
| P <sub>TOT</sub>               | Total power dissipation at T <sub>C</sub> = 25 °C     | 446        | W    |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                     | 50         | V/ns |
| dv/dt <sup>(3)</sup>           | MOSFET dv/dt ruggedness 50                            |            | V/ns |
| T <sub>stg</sub>               | Storage temperature range                             | -55 to 150 | °C   |
| TJ                             | Operating junction temperature range                  | -33 (0 130 | °C   |

- 1. Pulse width limited by safe operating area.
- 2.  $I_{SD} \le 66$  A,  $V_{DS}$  (peak) <  $V_{(BR)DSS}$ , di/dt = 900 A/ $\mu$ s,  $V_{DD} = 400$  V.
- 3.  $V_{DD} = 480 V$ .

Table 2. Thermal data

| Symbol            | Parameter                               | Value | Unit |
|-------------------|-----------------------------------------|-------|------|
| R <sub>thJC</sub> | Thermal resistance, junction-to-case    | 0.28  | °C/W |
| R <sub>thJA</sub> | Thermal resistance, junction-to-ambient | 50    | °C/W |

Table 3. Avalanche characteristics

| Symbol          | Parameter                                                                                    | Value | Unit |
|-----------------|----------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not repetitive (pulse width limited by T <sub>J</sub> max.) | 10    | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)     | 1500  | mJ   |

DS11064 - Rev 3 page 2/12



## 2 Electrical characteristics

 $T_C$  = 25 °C unless otherwise specified.

Table 4. On/off-states

| Symbol               | Parameter                         | Test conditions                                                   | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|-------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                      | 600  |      |      | V    |
| I                    | Zana nata waltana dunin awant     | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 600 V                    |      |      | 10   |      |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | $V_{GS}$ = 0 V, $V_{DS}$ = 600 V, $T_{C}$ = 125 °C <sup>(1)</sup> |      |      | 100  | μA   |
| I <sub>GSS</sub>     | Gate-body leakage current         | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V                    |      |      | ±5   | μA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_{D} = 250 \mu A$                           | 3    | 4    | 5    | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 33 A                     |      | 37   | 42   | mΩ   |

<sup>1.</sup> Specified by design, not tested in production.

Table 5. Dynamic characteristics

| Symbol           | Parameter                     | Test conditions                                                             | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance             | V <sub>DS</sub> = 100 V, f = 1 kHz, V <sub>GS</sub> = 0 V                   |      | 5508 | -    | pF   |
| C <sub>oss</sub> | Output capacitance            |                                                                             |      | 241  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance  |                                                                             | -    | 2.8  | -    | pF   |
| Coss eq. (1)     | Equivalent output capacitance | V <sub>DS</sub> = 0 to 480 V, V <sub>GS</sub> = 0 V                         | -    | 470  | -    | pF   |
| Rg               | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> = 0 A                                             | -    | 2    | -    | Ω    |
| Qg               | Total gate charge             | V <sub>DD</sub> = 480 V, I <sub>D</sub> = 66 A, V <sub>GS</sub> = 0 to 10 V | -    | 121  | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge            | (see Figure 14. Test circuit for gate charge behavior)                      | -    | 26   | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge             |                                                                             | -    | 61   | -    | nC   |

C<sub>OSS eq</sub> is defined as a constant equivalent capacitance giving the same charging time as C<sub>OSS</sub> when V<sub>DS</sub> increases from 0 to stated value.

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                     | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|---------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> = 300 V, I <sub>D</sub> = 33 A,                     | -    | 32   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$                                | -    | 67   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 13. Test circuit for resistive load switching times and | -    | 112  | -    | ns   |
| t <sub>f</sub>      | Fall time           | Figure 18. Switching time waveform)                                 | -    | 10.4 | -    | ns   |

DS11064 - Rev 3 page 3/12



Table 7. Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                     | -    |      | 66   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                     | -    |      | 264  | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 66 A                                       | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 66 A, di/dt = 100 A/µs,                                           | -    | 150  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V (see Figure 15. Test circuit for                             | -    | 0.75 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | inductive load switching and diode recovery times)                                  | -    | 10.5 |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 66 A, di/dt = 100 A/μs,                                           | -    | 250  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V, T <sub>J</sub> = 150 °C                                     | -    | 2.5  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15. Test circuit for inductive load switching and diode recovery times) | -    | 20.7 |      | Α    |

<sup>1.</sup> Pulse width is limited by safe operating area.

DS11064 - Rev 3 page 4/12

<sup>2.</sup> Pulsed: pulse duration =  $300 \mu s$ , duty cycle 1.5%.



### 2.1 Electrical characteristics (curves)









DS11064 - Rev 3 page 5/12



Figure 7. Typical capacitance characteristics



Figure 8. Normalized gate threshold vs temperature



Figure 9. Normalized on-resistance vs temperature



Figure 10. Normalized breakdown voltage vs temperature



Figure 11. Typical output capacitance stored energy



Figure 12. Typical reverse diode forward characteristics



DS11064 - Rev 3 page 6/12

AM01469v1



## 3 Test circuits

Figure 13. Test circuit for resistive load switching times



Figure 15. Test circuit for inductive load switching and diode recovery times



2200 3.3 V<sub>DD</sub> V<sub>DD</sub> D.U.T. AM01471v1

Figure 16. Unclamped inductive load test circuit

Figure 17. Unclamped inductive waveform



Figure 18. Switching time waveform



DS11064 - Rev 3 page 7/12



## 4 Package information

To meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 4.1 TO-247 long leads package information

Figure 19. TO-247 long leads package outline



BACK VIEW

8463846\_6

DS11064 - Rev 3 page 8/12



Table 8. TO-247 long leads package mechanical data

| Dim.   |       | mm    |       |
|--------|-------|-------|-------|
| Dilli. | Min.  | Тур.  | Max.  |
| A      | 4.90  | 5.00  | 5.10  |
| A1     | 2.31  | 2.41  | 2.51  |
| A2     | 1.90  | 2.00  | 2.10  |
| b      | 1.16  |       | 1.26  |
| b2     |       |       | 3.25  |
| b3     |       |       | 2.25  |
| С      | 0.59  |       | 0.66  |
| D      | 20.90 | 21.00 | 21.10 |
| Е      | 15.70 | 15.80 | 15.90 |
| E2     | 4.90  | 5.00  | 5.10  |
| E3     | 2.40  | 2.50  | 2.60  |
| е      | 5.34  | 5.44  | 5.54  |
| L      | 19.80 | 19.92 | 20.10 |
| L1     |       |       | 4.30  |
| M      | 0.35  |       | 0.95  |
| Р      | 3.50  | 3.60  | 3.70  |
| Q      | 5.60  |       | 6.00  |
| S      | 6.05  | 6.15  | 6.25  |
| aaa    |       | 0.04  | 0.10  |

DS11064 - Rev 3 page 9/12



## **Revision history**

Table 9. Document revision history

| Date        | Revision | Changes                                                                               |
|-------------|----------|---------------------------------------------------------------------------------------|
| 19-May-2015 | 1        | First release.                                                                        |
|             |          | Text and formatting changes throughout document                                       |
| 08-Jul-2015 | 2        | Datasheet promoted from preliminary data to production data                           |
|             |          | In Section Electrical characteristics: - updated Table Dynamic and Source-drain diode |
| 10 Mar 2025 | 2        | Updated Section 4.1: TO-247 long leads package information.                           |
| 19-Mar-2025 | 2025 3   | Minor text changes.                                                                   |

DS11064 - Rev 3 page 10/12





## **Contents**

| 1  | Elec   | ctrical ratings                       | 2  |
|----|--------|---------------------------------------|----|
| 2  |        | ctrical characteristics               |    |
| _  |        | Electrical characteristics (curves)   |    |
| 3  | Test   | circuits                              | 7  |
| 4  | Pac    | kage information                      | 8  |
|    | 4.1    | TO-247 long leads package information | 8  |
| Re | vision | history                               | 10 |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2025 STMicroelectronics – All rights reserved

DS11064 - Rev 3 page 12/12