

Taiwan Semiconductor

# **N-Channel Power MOSFET**

# **FEATURES**

- Latest super-junction technology
- Low gate charge capacitance
- High gate noise immunity
- RoHS compliant
- Halogen-free

| RET PERFURIMANCE PARAMETERS          |      |    |  |
|--------------------------------------|------|----|--|
| PARAMETER                            | UNIT |    |  |
| V <sub>DS</sub> @ T <sub>j,max</sub> | 650  | V  |  |
| R <sub>DS(on)</sub> (max)            | 69   | mΩ |  |
| $Q_{g,typ}$                          | 86   | nC |  |

#### **APPLICATIONS**

- Switching applications
- HV motor driver
- Industrial







| ABSOLUTE MAXIMUM RATINGS (T <sub>A</sub> = 25°C unless otherwise noted) |                       |                  |              |      |
|-------------------------------------------------------------------------|-----------------------|------------------|--------------|------|
| PARAMETER                                                               |                       | SYMBOL           | LIMIT        | UNIT |
| Drain-Source Voltage                                                    |                       | V <sub>DS</sub>  | 600          | V    |
| Gate-Source Voltage                                                     |                       | V <sub>G</sub> s | ±30          | V    |
| Continuous Drain Current                                                | T <sub>C</sub> = 25°C | ID               | 51           | Α    |
| Pulsed Drain Current (Note 1)                                           |                       | Ірм              | 204          | Α    |
| Total Power Dissipation @ T <sub>C</sub> = 25°C                         |                       | P <sub>D</sub>   | 417          | W    |
| Single Pulse Avalanche Energy (Note 2)                                  |                       | Eas              | 780          | mJ   |
| Single Pulse Avalanche Current (Note 2)                                 |                       | I <sub>AS</sub>  | 5.6          | А    |
| Operating Junction and Storage Temperature Range                        |                       | TJ, TSTG         | - 55 to +150 | °C   |

| THERMAL PERFORMANCE                             |        |       |      |  |
|-------------------------------------------------|--------|-------|------|--|
| PARAMETER                                       | SYMBOL | LIMIT | UNIT |  |
| Junction to Case Thermal Resistance             | Rелс   | 0.3   | °C/W |  |
| Junction to Ambient Thermal Resistance (Note 3) | Rөja   | 50    | °C/W |  |

#### Notes:

- 1. Pulse Width ≤ 100µs.
- 2. L = 50mH,  $R_G$  = 25 $\Omega$ , Starting  $T_J$  = 25 $^{\circ}$ C.
- 3.  $R_{\Theta JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistances.  $R_{\Theta JA}$  is guaranteed by design while  $R_{\Theta JA}$  is determined by the user's board design.

1



| PARAMETER                        | CONDITIONS                                    | SYMBOL              | MIN | TYP  | MAX  | UNIT |
|----------------------------------|-----------------------------------------------|---------------------|-----|------|------|------|
| Static (Note 4)                  | •                                             |                     |     |      |      |      |
| Drain-Source Breakdown Voltage   | $V_{GS} = 0V$ , $I_D = 1mA$                   | BV <sub>DSS</sub>   | 600 |      |      | V    |
| Gate Threshold Voltage           | $V_{DS} = V_{GS}$ , $I_D = 3.5 \text{mA}$     | V <sub>GS(TH)</sub> | 4   | 4.8  | 6    | V    |
| Gate Body Leakage                | $V_{GS} = \pm 30V, V_{DS} = 0V$               | Igss                |     |      | ±100 | nA   |
| Zero Gate Voltage Drain Current  | V <sub>DS</sub> = 600V, V <sub>GS</sub> = 0V  | I <sub>DSS</sub>    |     |      | 100  | μA   |
| D : 0                            | V <sub>GS</sub> = 10V, I <sub>D</sub> = 17A   | RDS(on)             |     | 55   | 69   | mΩ   |
| Drain-Source On-State Resistance | $V_{GS} = 12V, I_D = 17A$                     |                     |     | 52   | 60   |      |
| Dynamic (Note 5)                 |                                               |                     |     |      |      |      |
| Total Gate Charge                |                                               | Qg                  |     | 86   |      |      |
| Gate-Source Charge               | $V_{DS} = 480V, I_{D} = 51A,$                 | Qgs                 |     | 27   |      | nC   |
| Gate-Drain Charge                | $V_{GS} = 10V$                                | Q <sub>gd</sub>     |     | 50   |      |      |
| Input Capacitance                | V <sub>DS</sub> = 300V, V <sub>GS</sub> = 0V, | C <sub>iss</sub>    |     | 3566 |      |      |
| Output Capacitance               |                                               | Coss                |     | 99   |      | pF   |
| Reverse Transfer Capacitance     | f = 100kHz                                    | Crss                |     | 6    |      |      |
| Gate Resistance                  | f = 1.0Hz                                     | Rg                  |     | 0.9  |      | Ω    |
| Switching (Note 6)               | •                                             |                     |     |      |      |      |
| Turn-On Delay Time               |                                               | t <sub>d(on)</sub>  |     | 49   |      |      |
| Turn-On Rise Time                | $V_{DD} = 300V, R_G = 3.3\Omega,$             | t <sub>r</sub>      |     | 66   |      |      |
| Turn-Off Delay Time              | I <sub>D</sub> = 51A, V <sub>GS</sub> = 10V   | t <sub>d(off)</sub> |     | 80   |      | ns   |
| Turn-Off Fall Time               |                                               | t <sub>f</sub>      |     | 37   |      |      |
| Source-Drain Diode               | ·                                             |                     |     |      |      |      |
| Forward Voltage (Note 4)         | I <sub>S</sub> = 17A, V <sub>GS</sub> = 0V    | V <sub>SD</sub>     |     | 0.9  | 1.5  | V    |
| Reverse Recovery Time            | I <sub>S</sub> = 25.5A                        | t <sub>rr</sub>     |     | 465  |      | ns   |
| Reverse Recovery Charge          | dI <sub>F</sub> /dt = 100A/μs                 | Qrr                 |     | 10   |      | μC   |
|                                  | •                                             | •                   |     |      |      |      |

# Notes:

- 4. Pulse test: Pulse Width  $\leq 300 \mu s$ , duty cycle  $\leq 2\%$ .
- Defined by design. Not subject to production test.
- 6. Switching time is essentially independent of operating temperature.

# **ORDERING INFORMATION**

| ORDERING CODE    | PACKAGE | PACKING      |
|------------------|---------|--------------|
| TSM60NE069PW C0G | TO-247  | 30pcs / Tube |





#### **CHARACTERISTICS CURVES**

(T<sub>C</sub> = 25°C unless otherwise noted)









Ip, Drain Current (A)

V<sub>GS</sub>, Gate to Source Voltage (V)

 $\mathsf{R}_{\mathsf{DS}(\mathsf{on})},$  Drain-Source On-Resistance (m $\Omega$ )

3









#### **CHARACTERISTICS CURVES**

(T<sub>C</sub> = 25°C unless otherwise noted)





# Maximum Safe Operating Area, Junction-to-Case



Normalized Effective Transient

Thermal Impedance, Zeuc

# Source-Drain Diode Forward Current vs. Voltage



# Normalized Thermal Transient Impedance, Junction-to-Case

Reverse Drain Current (A)



t, Square Wave Pulse Duration (sec)





# **CHARACTERISTICS CURVES**

 $(T_C = 25^{\circ}C \text{ unless otherwise noted})$ 





Ip-Drain Current (A)

5

# Normalized gate threshold voltage vs Temperature





Taiwan Semiconductor

# PACKAGE OUTLINE DIMENSIONS (Unit: Millimeters)

#### TO-247



#### NOTES: UNLESS OTHERWISE SPECIFIED

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. PACKAGE OUTLINE REFERENCE: JEDEC TO-247, VARIATION AD, ISSUE E.
- MOLDED PLASTIC BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH. THESE DIMENSIONS ARE MEASURED AT THE OUTERMOST EXTREME OF THE PLASTIC BODY.
- 5. DWG NO. REF: HQ2SD07-TO247AD-071 REV C.



MARKING DIAGRAM

Y = YEAR CODE

WW = WEEK CODE (01~52)

L = LOT CODE (1~9, A~Z)

F = FACTORY CODE



Taiwan Semiconductor

# **Notice**

Specifications of the products displayed herein are subject to change without notice. TSC or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Purchasers are solely responsible for the choice, selection, and use of TSC products and TSC assumes no liability for application assistance or the design of Purchasers' products.

Information contained herein is intended to provide a product description only. No license, express or implied, to any intellectual property rights is granted by this document. Except as provided in TSC's terms and conditions of sale for such products, TSC assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of TSC products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify TSC for any damages resulting from such improper use or sale.