

# OptiMOS<sup>™</sup>-5 Power Transistor





### **Features**

- OptiMOS™ power MOSFET for automotive applications
- N-channel Enhancement mode Logic Level
- MSL1 up to 260°C peak reflow
- 175 °C operating temperature
- Green product (RoHS compliant)
- 100% Avalanche tested

### **Product Summary**

| $V_{\mathrm{DS}}$       | 100 | V  |
|-------------------------|-----|----|
| R <sub>DS(on),max</sub> | 5.4 | mΩ |
| I <sub>D</sub>          | 100 | Α  |

### PG-TDSON-8-34



| Туре             | Package       | Marking  |
|------------------|---------------|----------|
| IAUC100N10S5L054 | PG-TDSON-8-34 | 5N10L054 |



# **Maximum ratings,** at $T_j$ =25 °C, unless otherwise specified

| Parameter                                    | Symbol                  | Conditions                                                 | Value    | Unit |
|----------------------------------------------|-------------------------|------------------------------------------------------------|----------|------|
| Drain current                                | I <sub>D</sub>          | V <sub>GS</sub> =10 V, Chip<br>limitation <sup>1,2)</sup>  | 101      | А    |
|                                              |                         | V <sub>GS</sub> =10V, DC<br>current <sup>3)</sup>          | 100      |      |
|                                              |                         | $T_a$ =85 °C, $V_{GS}$ =10 V, $R_{thJA}$ on 2s2p $^{2,4)}$ | 17       |      |
| Pulsed drain current <sup>2)</sup>           | I <sub>D,pulse</sub>    | T <sub>C</sub> =25 °C                                      | 400      |      |
| Avalanche energy, single pulse <sup>2)</sup> | E <sub>AS</sub>         | I <sub>D</sub> =50 A                                       | 64       | mJ   |
| Avalanche current, single pulse              | IAS                     | -                                                          | 52       | Α    |
| Gate source voltage                          | V <sub>GS</sub>         | -                                                          | ±20      | V    |
| Power dissipation                            | P <sub>tot</sub>        | T <sub>C</sub> =25 °C                                      | 130      | W    |
| Operating and storage temperature            | $T_{\rm j},T_{\rm stg}$ | -                                                          | -55 +175 | °C   |



| Parameter                                            | Symbol            | Conditions | Values |      | Unit |     |
|------------------------------------------------------|-------------------|------------|--------|------|------|-----|
|                                                      |                   |            | min.   | typ. | max. |     |
| Thermal characteristics <sup>2)</sup>                |                   |            |        |      |      |     |
| Thermal resistance, junction - case                  | R <sub>thJC</sub> | -          | -      | -    | 1.15 | K/W |
| Thermal resistance, junction - ambient <sup>4)</sup> | R thJA            | -          | -      | 23.8 | -    |     |

# **Electrical characteristics**, at $T_{\rm j}$ =25 °C, unless otherwise specified

# Static characteristics

| Drain-source breakdown voltage   | V <sub>(BR)DSS</sub> | V <sub>GS</sub> =0V, I <sub>D</sub> =1mA                               | 100 | -   | -   | V  |
|----------------------------------|----------------------|------------------------------------------------------------------------|-----|-----|-----|----|
| Gate threshold voltage           | V <sub>GS(th)</sub>  | $V_{\rm DS}=V_{\rm GS}, I_{\rm D}=64~\mu{\rm A}$                       | 1.2 | 1.7 | 2.2 |    |
| Zero gate voltage drain current  | I <sub>DSS</sub>     | V <sub>DS</sub> =100V, V <sub>GS</sub> =0V,<br>T <sub>j</sub> =25°C    | -   | 0.1 | 1   | μA |
|                                  |                      | $V_{\rm DS}$ =100V, $V_{\rm GS}$ =0V, $T_{\rm j}$ =125°C <sup>2)</sup> | -   | 10  | 100 |    |
| Gate-source leakage current      | I <sub>GSS</sub>     | V <sub>GS</sub> =20V, V <sub>DS</sub> =0V                              | -   | -   | 100 | nA |
| Drain-source on-state resistance | R <sub>DS(on)</sub>  | V <sub>GS</sub> =4.5V, I <sub>D</sub> =50A                             | -   | 6.0 | 8.1 | mΩ |
|                                  |                      | V <sub>GS</sub> =10V, I <sub>D</sub> =50A                              | -   | 4.6 | 5.4 |    |
| Gate resistance <sup>2)</sup>    | R <sub>G</sub>       | -                                                                      | -   | 1.4 | -   | Ω  |



| Parameter                                     | Symbol Conditions    | Values                                                                  |      |      | Unit |    |
|-----------------------------------------------|----------------------|-------------------------------------------------------------------------|------|------|------|----|
|                                               |                      |                                                                         | min. | typ. | max. |    |
| Dynamic characteristics <sup>2)</sup>         |                      |                                                                         |      |      |      |    |
| Input capacitance                             | C iss                |                                                                         | -    | 2880 | 3744 | pF |
| Output capacitance                            | C oss                | V <sub>GS</sub> =0V, V <sub>DS</sub> =50V,<br>f=1MHz                    | -    | 465  | 605  | 1  |
| Reverse transfer capacitance                  | C <sub>rss</sub>     |                                                                         | -    | 23   | 35   |    |
| Turn-on delay time                            | t <sub>d(on)</sub>   |                                                                         | -    | 5    | -    | ns |
| Turn-off delay time                           | t <sub>d(off)</sub>  | V <sub>DD</sub> =50V, V <sub>GS</sub> =10V,                             | -    | 23   | -    | 1  |
| Rise time                                     | t <sub>r</sub>       | $I_{\rm D}$ =50A, $R_{\rm G,ext}$ =3.5 $\Omega$                         | -    | 3    | -    |    |
| Fall time                                     | t <sub>f</sub>       | ]                                                                       | -    | 13   | -    | 1  |
| Gate to source charge                         | Q <sub>gs</sub>      | V <sub>DD</sub> =50V, I <sub>D</sub> =50A,<br>V <sub>GS</sub> =0 to 10V | -    | 9    | 12   | nC |
| Gate to drain charge                          | Q <sub>gd</sub>      |                                                                         | -    | 7    | 11   |    |
| Gate charge total                             | Qg                   |                                                                         | -    | 41   | 53   |    |
| Gate plateau voltage                          | V <sub>plateau</sub> |                                                                         | -    | 3.2  | -    | V  |
| Reverse Diode                                 | •                    |                                                                         |      |      |      |    |
| Diode continous forward current <sup>2)</sup> | Is                   | T <sub>C</sub> =25°C                                                    | -    | -    | 100  | А  |
| Diode pulse current <sup>2)</sup>             | I <sub>S,pulse</sub> | T <sub>C</sub> =25 °C                                                   | -    | -    | 400  |    |
| Diode forward voltage                         | V <sub>SD</sub>      | V <sub>GS</sub> =0V, I <sub>F</sub> =50 A,<br>T <sub>j</sub> =25°C      | -    | 0.9  | 1.1  | V  |
| Reverse recovery time <sup>2)</sup>           | t <sub>rr</sub>      | V <sub>R</sub> =50V, I <sub>F</sub> =50A,                               | -    | 49   | -    | ns |
| Reverse recovery charge <sup>2)</sup>         | Q <sub>rr</sub>      | $di_F/dt = 100A/\mu s$                                                  | -    | 65   | -    | nC |

<sup>&</sup>lt;sup>1)</sup> Practically the current is limited by the overall system design including the customer-specific PCB.

<sup>&</sup>lt;sup>2)</sup> The parameter is not subject to production test - verified by design/characterization.

<sup>&</sup>lt;sup>3)</sup> The product can operate at a specified current based on best practice to minimize electro-migration at the solder joint. For rare events and inrush currents, the value may be exceeded.

<sup>&</sup>lt;sup>4)</sup> Device on a four-layer 2s2p FR4 PCB defined in accordance with JEDEC standards (JESD51-5-7). PCB is vertical in still air.



### 1 Power dissipation

$$P_{\text{tot}} = f(T_{\text{C}}); V_{\text{GS}} = 10 \text{ V}$$



### 2 Drain current

$$I_D = f(T_C); V_{GS} = 10 \text{ V}$$



# 3 Safe operating area

$$I_D = f(V_{DS}); T_C = 25 \text{ °C}; D = 0$$

parameter:  $t_{\rm p}$ 



# 4 Max. transient thermal impedance

$$Z_{thJC} = f(t_p)$$

parameter:  $D = t_p/T$ 





### 5 Typ. output characteristics

 $I_D = f(V_{DS}); T_j = 25 °C$ 

parameter:  $V_{\rm GS}$ 

# 350 350 300 250 250 150 100 50 0 1 2 3 4 5 6

# 6 Typ. drain-source on-state resistance

 $R_{DS(on)} = f(I_D); T_j = 25 °C$ 

parameter: V<sub>GS</sub>



# 7 Typ. transfer characteristics

 $I_D = f(V_{GS}); V_{DS} = 6V$ 

parameter: T<sub>i</sub>



# 8 Typ. drain-source on-state resistance

 $R_{DS(on)} = f(T_i);$ 

parameter: I<sub>D,</sub> V<sub>GS</sub>





# 9 Typ. gate threshold voltage

 $V_{GS(th)} = f(T_j); V_{GS} = V_{DS}$ 

parameter: I<sub>D</sub>

# 10 Typ. capacitances

 $C = f(V_{DS}); V_{GS} = 0 V; f = 1 MHz$ 





# 11 Typical forward diode characteristics

 $I_F = f(V_{SD})$ 

parameter:  $T_{\rm j}$ 

### 12 Avalanche characteristics

 $I_{AS} = f(t_{AV})$ 

parameter: T<sub>j(start)</sub>







### 13 Avalanche energy

 $E_{AS} = f(T_j)$ 

parameter: I<sub>D</sub>

### 14 Drain-source breakdown voltage

$$V_{BR(DSS)} = f(T_j); I_D = 1 \text{ mA}$$





# 15 Typ. gate charge

 $V_{GS} = f(Q_{gate}); I_D = 20 A pulsed$ 

parameter:  $V_{\rm DD}$ 







### **Package Outline**



- 1) EXCLUDE MOLD FLASH
  2) REMOVAL ON MOLD GATE, INTRUSION 0.1MM AND PROTRUSION 0.1MM
  3) LEAD LENGTH UP TO ANTI FLASH LINE
  4)ALL METAL SURFACE ARE PLATED, EXCEPT AREA OF CUT
  ALL DIMENSIONS ARE IN UNITS MM
  THE DRAWING IS IN COMPLIANCE WITH ISO 128 & PROJECTION METHOD 1 [

### **Footprint**



### **Packaging**



ALL DIMENSIONS ARE IN UNITS MM THE DRAWING IS IN COMPLIANCE WITH ISO 128 & PROJECTION METHOD 1 [  $\Leftrightarrow$  ]



Published by Infineon Technologies AG 81726 Munich, Germany

© Infineon Technologies AG 2021 All Rights Reserved.

### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



# Revision History

| Version      | Date       | Changes                     |
|--------------|------------|-----------------------------|
| Revision 1.0 | 2021-05-14 | Final Data Sheet            |
| Revision 1.1 | 2021-06-18 | Datasheet file name updated |