

### **Automotive MOSFET**

### OptiMOS™ 5 Power-Transistor







### **Features**

- OptiMOS™ power MOSFET for automotive applications
- N-channel enhancement mode normal level
- Extended qualification beyond AEC-Q101
- Enhanced electrical testing
- Robust design
- MSL1 up to 260°C peak reflow
- 175°C operating temperature
- RoHS compliant
- 100% avalanche tested
- Very low reverse recovery charge (Q<sub>rr</sub>)



General automotive applications.

### **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q101.

### **Product Summary**

| $V_{ m DS}$                   | 120 | V  |
|-------------------------------|-----|----|
| R <sub>DS(on)</sub>           | 1.8 | mΩ |
| I <sub>D</sub> (chip limited) | 309 | А  |

| Туре           | Package       | Marking  |
|----------------|---------------|----------|
| IAUTN12S5N018T | PG-HDSOP-16-1 | 5N12N018 |





IAUTN12S5N018T



## **Table of Contents**

| Description                         | 1   |
|-------------------------------------|-----|
| Maximum ratings                     | . 3 |
| Thermal characteristics             | 4   |
| Electrical characteristics          | 4   |
| Electrical characteristics diagrams | 6   |
| Package outline & footprint         | 10  |
| Revision history                    | 11  |
| Disclaimer                          | 12  |

IAUTN12S5N018T



## **Maximum ratings**

at T<sub>i</sub>=25 °C, unless otherwise specified

| Parameter                                    | Symbol                   | Conditions                                                          | Value            | Unit |
|----------------------------------------------|--------------------------|---------------------------------------------------------------------|------------------|------|
| Continuous drain current                     | I D                      | V <sub>GS</sub> =10 V, Chip limitation <sup>1,2)</sup>              | 309              | А    |
|                                              |                          | V <sub>GS</sub> =10V, DC current <sup>3)</sup>                      | 300              | 7    |
|                                              |                          | $T_a$ =100 °C, $V_{GS}$ =10 V, $R_{thJA}$<br>on top <sup>2,4)</sup> | 85               |      |
| Pulsed drain current <sup>2)</sup>           | I <sub>D,pulse</sub>     | $T_{\rm C}$ =25 °C, $t_{\rm p}$ = 100 $\mu$ s                       | 1150             |      |
| Avalanche energy, single pulse <sup>2)</sup> | E AS                     | / <sub>D</sub> =150 A                                               | 510              | mJ   |
| Avalanche current, single pulse              | I AS                     | -                                                                   | 300              | А    |
| Gate source voltage                          | V <sub>GS</sub>          | -                                                                   | ±20              | V    |
| Power dissipation                            | P tot                    | <i>T</i> <sub>C</sub> =25 °C                                        | 358              | W    |
| Operating and storage temperature            | $T_{\rm j}, T_{\rm stg}$ | -                                                                   | -55 <b>+1</b> 75 | °C   |
| IEC climatic category; DIN IEC 68-1          | -                        | -                                                                   | 55/175/56        |      |

IAUTN12S5N018T



# Thermal characteristics<sup>2)</sup>

| Parameter                           | Symbol | Conditions           |      | Values |      |     |
|-------------------------------------|--------|----------------------|------|--------|------|-----|
|                                     |        |                      | min. | typ.   | max. |     |
| Thermal resistance, junction - case | R thJC | Тор                  | -    | -      | 0.42 | K/W |
|                                     |        | Bottom (Pin 1-7)     | -    | 9      | -    |     |
|                                     |        | Bottom (Pin 9-16)    | -    | 3      | -    |     |
| Thermal resistance, junction -      | R thJA | Тор                  | -    | 2.8    | -    | 1   |
| ambient <sup>4)</sup>               |        | Bottom (through PCB) | -    | 40     | -    |     |

### **Electrical characteristics**

at T<sub>i</sub>=25 °C, unless otherwise specified

| Parameter                        | Symbol               | Symbol Conditions                                                |      | Values |          |    |
|----------------------------------|----------------------|------------------------------------------------------------------|------|--------|----------|----|
|                                  |                      |                                                                  | min. | typ.   | max.     |    |
| Static characteristics           |                      |                                                                  |      | •      | <u>-</u> |    |
| Drain-source breakdown voltage   | V <sub>(Br)DSS</sub> | V <sub>GS</sub> =0 V,<br>I <sub>D</sub> =1 mA                    | 120  | -      | -        | V  |
| Gate threshold voltage           | V <sub>GS(th)</sub>  | $V_{DS} = V_{GS}, I_{D} = 270 \mu\text{A}$                       | 2.6  | 3.1    | 3.6      |    |
| Zero gate voltage drain current  | I <sub>DSS</sub>     | $V_{\rm DS}$ =120 V, $V_{\rm GS}$ =0 V, $T_{\rm j}$ =25 °C       | -    | 0.3    | 3        | μΑ |
|                                  |                      | $V_{DS}$ =120 V, $V_{GS}$ =0 V,<br>$T_{j}$ =100 °C <sup>2)</sup> | -    | 10     | 100      |    |
| Gate-source leakage current      | I <sub>GSS</sub>     | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0 V                      | _    | _      | 100      | nA |
| Drain-source on-state resistance | R <sub>DS(on)</sub>  | V <sub>GS</sub> =7 V, I <sub>D</sub> =50 A                       | _    | 2.0    | 2.8      | mΩ |
|                                  |                      | $V_{\rm GS}$ =10 V, $I_{\rm D}$ =100 A                           | ı    | 1.5    | 1.8      |    |
| Gate resistance <sup>2)</sup>    | R <sub>G</sub>       | -                                                                | _    | 1.1    | _        | Ω  |



| Parameter                                     | Symbol Conditions    |                                                                    | Values   |      |       | Unit |
|-----------------------------------------------|----------------------|--------------------------------------------------------------------|----------|------|-------|------|
|                                               |                      |                                                                    | min.     | typ. | max.  |      |
| Dynamic characteristics <sup>2)</sup>         |                      |                                                                    |          |      |       |      |
| Input capacitance                             | C iss                |                                                                    | -        | 8260 | 10740 | pF   |
| Output capacitance                            | C oss                | $V_{GS}$ =0 V, $V_{DS}$ =60 V, $f$ =1 MHz                          | _        | 2369 | 3080  |      |
| Reverse transfer capacitance                  | C <sub>rss</sub>     |                                                                    | _        | 45   | 68    | 1    |
| Turn-on delay time                            | t d(on)              |                                                                    | _        | 28   | _     | ns   |
| Rise time                                     | t <sub>r</sub>       | $V_{DD} = 60 \text{ V}, V_{GS} = 10 \text{ V},$                    | _        | 55   | _     |      |
| Turn-off delay time                           | t d(off)             | $I_D$ =100 A, $R_G$ =3.5 Ω                                         | _        | 45   | _     |      |
| Fall time                                     | t <sub>f</sub>       | ]                                                                  | _        | 53   | _     |      |
| Gate to source charge                         | Q gs                 |                                                                    | _        | 43   | 55    | nC   |
|                                               |                      | _                                                                  |          |      | 35    |      |
| Gate to drain charge                          | Q <sub>gd</sub>      | $V_{\rm DD}$ =60 V, $I_{\rm D}$ =100 A,<br>$V_{\rm GS}$ =0 to 10 V |          | 23   |       |      |
| Gate charge total                             | Q <sub>g</sub>       | GS 0 to 10 t                                                       | _        | 111  | 145   |      |
| Gate plateau voltage                          | $V_{ m plateau}$     |                                                                    | -        | 5.2  | -     | V    |
| Reverse Diode                                 |                      |                                                                    |          |      |       |      |
| Diode continous forward current <sup>2)</sup> | Is                   | T c=25 °C                                                          | -        | -    | 309   | А    |
| Diode pulse current <sup>2)</sup>             | I <sub>S,pulse</sub> | $T_{\rm C}$ =25 °C, $t_{\rm p}$ = 100 $\mu$ s                      | _        | _    | 1150  |      |
| Diode forward voltage                         | V <sub>SD</sub>      | V <sub>GS</sub> =0 V, I <sub>F</sub> =100 A, T <sub>j</sub> =25 °C | -        | 0.85 | 0.95  | V    |
| Reverse recovery time <sup>2)</sup>           | t rr                 | V <sub>R</sub> =60 V, I <sub>F</sub> =50A,                         | _        | 45   | 67    | ns   |
|                                               |                      | ┪                                                                  | <b>—</b> | ì    | l     | t    |

 $<sup>^{1)}</sup>$  Practically the current is limited by the overall system design including the customer-specific PCB.

 $Q_{rr}$ 

Reverse recovery charge<sup>2)</sup>

 $di_{F}/dt = 100 A/\mu s$ 

68

nC

 $<sup>^{\</sup>rm 2)}$  The parameter is not subject to production testing – specified by design.

<sup>&</sup>lt;sup>3)</sup> Current is limited by package.

<sup>&</sup>lt;sup>4)</sup> Device on a four-layer 2s2p FR4 PCB with topside cooling. Thermal insulation material is 100 μm thick and has a conductivity of 0.7 W/m/K. Top surface of heat sink is fixed at ambient temperature. Bottom surface of PCB is left at free convection. Values may vary depending on the customer-specific design.



## **Electrical characteristics diagrams**

### 1 Power dissipation



### 2 Drain current



### 3 Safe operating area



### 4 Max. transient thermal impedance





### 5 Typ. output characteristics



### 6 Typ. drain-source on-state resistance



### 7 Typ. transfer characteristics



### 8 Typ. drain-source on-state resistance



# **(infineon**

### 9 Typ. gate threshold voltage



### 10 Typ. capacitances



### 11 Typical forward diode characteristics



### 12 Typ. avalanche characteristics



# infineon

### 13 Typical avalanche energy



### 14 Drain-source breakdown voltage



### 15 Typ. gate charge



### 16 Gate charge waveforms



IAUTN12S5N018T



**Package Outline** 



### **Footprint**



### **Packaging**



IAUTN12S5N018T



## **Revision History**

| Revision      | Date       | Changes                                                 |
|---------------|------------|---------------------------------------------------------|
| Revision 1.0  | 2022-12-15 | Final data sheet                                        |
| Revision 1.01 | 2023-08-29 | Reduced typical on-state resistance R <sub>DS(on)</sub> |
| Revision 1.10 | 2024-11-14 | Test conditions in graph 14 updated                     |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-11-14

Published by

Infineon Technologies AG

81726 Munich, Germany

© 2023 Infineon Technologies AG

All Rights Reserved.

Do you have any questions about any aspect of this document?

Email: erratum@infineon.com

Document reference IAUTN12S5N018T-Data-Sheet-101-Infineon

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (<a href="https://www.infineon.com">www.infineon.com</a>).

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact the nearest Infineon Technologies Office

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.