

# **OptiMOS™ 5 Power MOS Transistor Chip**

## IPC331N15NM5R

| Туре          | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub>  | Die size                   | Die-thickness |
|---------------|----------------------|----------------------|----------------------------|---------------|
| IPC331N15NM5R | 150 V                | $2.9~\text{m}\Omega$ | 7.05 x 4.7 mm <sup>2</sup> | 193 μm        |

# **Description**

- N-channel enhancement mode
- For dynamic characterization refer to the datasheet of IPP051N15N5<sup>1)</sup>
- Electrostatic Discharge Sensitive Device according to JEDEC
- Die bond: soft solder recommended
- Wire bond: Al wedge recommended
- · Backside metallization: NiAg system
- Frontside metallization: AlCu system
- Passivation: imide

# 1 Electrical Characteristics on Wafer Level

at  $T_i$  = 25 °C, unless otherwise specified.

| Parameter                        | Symbol              | Value |                   |       | Unit | Conditions                               |
|----------------------------------|---------------------|-------|-------------------|-------|------|------------------------------------------|
|                                  |                     | min.  | typ.              | max.  |      |                                          |
| Drain-source breakdown voltage   | $V_{(BR)DSS}$       | 150   | -                 | -     | V    | $V_{GS} = 0 V$                           |
|                                  |                     |       |                   |       |      | $I_D = 1 \text{ mA}$                     |
| Gate threshold voltage           | $V_{GS(th)}$        | 3.0   | 3.8               | 4.6   | V    | $V_{DS} = V_{GS}$                        |
|                                  |                     |       |                   |       |      | $I_D = 290 \mu A$                        |
| Zero gate voltage drain current  | I <sub>DSS</sub>    | -     | 0.1               | 1     | μΑ   | $V_{GS} = 0 V$                           |
|                                  |                     |       |                   |       |      | $V_{DS} = 120 \text{ V}$                 |
| Gate-source leakage current      | I <sub>GSS</sub>    | -     | 1                 | 100   | nA   | V <sub>GS</sub> = 20 V                   |
|                                  |                     |       |                   |       |      | $V_{DS} = 0 V$                           |
| Drain-source on-resistance       | R <sub>DS(on)</sub> | -     | 2.9 <sup>2)</sup> | 1003) | mΩ   | V <sub>GS</sub> = 10 V                   |
|                                  |                     |       |                   |       |      | $I_D = 2 A$                              |
| Gate resistance                  | $R_{G}$             | 5.5   | 14                | 22.5  | Ω    | -                                        |
| Reverse diode forward on-voltage | $V_{SD}$            | -     | 0.65              | 0.9   | V    | V <sub>GS</sub> = 0 V                    |
|                                  |                     |       |                   |       |      | I <sub>F</sub> = 1 A                     |
| Avalanche energy, single pulse   | E <sub>AS</sub>     | -     | 70 <sup>4)</sup>  | -     | mJ   | $I_D = 38 \text{ A}, R_{GS} = 25 \Omega$ |

<sup>&</sup>lt;sup>1)</sup> IPP051N15N5 dynamic characterization does not include the internal added R<sub>G</sub>

<sup>&</sup>lt;sup>2)</sup> typical bare die  $R_{DS(on)}$ ;  $V_{GS} = 10 \text{ V}$ 

<sup>3)</sup> limited by wafer test-equipment

<sup>&</sup>lt;sup>4)</sup> Wafer tested.



# 2 Chip Layout



# OptiMOS™ 5 Power MOS Transistor Chip IPC331N15NM5R



# **Revision History**

### Major changes since the last revision

| Page or Reference | Description of change                                    |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------|--|--|--|--|--|--|
| 2.0               | Update from preliminary to final version                 |  |  |  |  |  |  |
| 2.1               | Update in description. Die bond: soft solder recommended |  |  |  |  |  |  |
| 2.2               | Update die thickness                                     |  |  |  |  |  |  |
|                   |                                                          |  |  |  |  |  |  |
|                   |                                                          |  |  |  |  |  |  |
|                   |                                                          |  |  |  |  |  |  |
|                   |                                                          |  |  |  |  |  |  |
|                   |                                                          |  |  |  |  |  |  |

#### **Trademarks of Infineon Technologies AG**

µHVIC™, µPRO™, µPFC™, AU-ConvertIR™, AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, CoolDP™, CoolGaN™, COOLIR™, CoolMOS™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPACK™, EconoPIM™, EiceDRIVER™, eupec™, FCOS™, GaNpowIR™, HEXFET™, HITFET™, HybridPACK™, iMOTION™, IRAM™, ISOFACE™, IsoPACK™, LEDrivIR™, LITIX™, MIPAQ™, ModSTACK™, my-d™, NovalithIC™, OPTIGA™, OptiMOS™, ORIGA™, PowIRaudio™, PowIRStage™, PrimePACK™, PrimeSTACK™, PROFET™, PRO-SIL™, RASIC™, REAL3™, SmartLEWIS™, SOLID FLASH™, SPOC™, StrongIRFET™, SupIRBuck™, TEMPFET™, TRENCHSTOP™, TriCore™, UHVIC™, XHP™, XMC™

Trademarks updated November 2015

#### Other Trademarks

Edition 2019-06-13
Published by
Infineon Technologies AG
81726 München, Germany

© 2024 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

**Document reference** 

ifx1

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office.

Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.