

## **MOSFET**

## OptiMOS™ 5 Linear FET 2, 100 V

## **Features**

- Ideal for hot-swap and e-fuse applications
- Very low on-resistance R<sub>DS(on)</sub>
  Wide safe operating area SOA
- Low V<sub>gs(th)</sub> spread
   Improved current sharing
- N-channel, normal level
- 100% avalanche tested
- Pb-free lead plating; RoHS compliant
- Halogen-free according to IEC61249-2-21

## **Product validation**

Fully qualified according to JEDEC for Industrial Applications

Table 1 Key performance parameters

| Parameter                                                                       | Value | Unit |
|---------------------------------------------------------------------------------|-------|------|
| $V_{ m DS}$                                                                     | 100   | V    |
| $R_{\mathrm{DS(on),max}}$                                                       | 1.85  | mΩ   |
| $I_{D}$                                                                         | 285   | А    |
| $I_{\text{pulse}} (V_{\text{DS}} = 56 \text{ V}, t_{\text{p}} = 10 \text{ ms})$ | 12    | А    |











| Part number     | Package   | Marking  | Related links |
|-----------------|-----------|----------|---------------|
| IPM018N10NM5LF2 | PG-HSOG-4 | 18N10LF2 | -             |

## Public

# OptiMOS™ 5 Linear FET 2, 100 V IPM018N10NM5LF2



## Table of contents

| Description                         | 1  |
|-------------------------------------|----|
| Maximum ratings                     | 3  |
| Thermal characteristics             | 3  |
| Electrical characteristics          | 4  |
| Electrical characteristics diagrams | 6  |
| Package outlines                    | 11 |
| Revision history                    | 14 |
| Trademarks                          | 15 |
| Disclaimer                          | 15 |



# 1 Maximum ratings

at  $T_A$ =25 °C, unless otherwise specified

Table 2 Maximum ratings

| Davamakav                          | Cymphol                 | Values |      |      | Limit | Note / Test condition                                                         |  |
|------------------------------------|-------------------------|--------|------|------|-------|-------------------------------------------------------------------------------|--|
| Parameter                          | Symbol                  | Min.   | Тур. | Max. | Unit  | Note / Test condition                                                         |  |
|                                    |                         |        |      | 285  |       | $V_{\rm GS}$ =10 V, $T_{\rm C}$ =25 °C                                        |  |
| C (1)                              | ,                       |        |      | 204  | _     | $V_{\rm GS}$ =10 V, $T_{\rm C}$ =100 °C                                       |  |
| Continuous drain current 1)        | I <sub>D</sub>          | -      | -    | 213  | A     | $V_{\rm GS}$ =15 V, $T_{\rm C}$ =100 °C                                       |  |
|                                    |                         |        |      | 30   |       | $V_{\rm GS}$ =10 V, $T_{\rm A}$ =25 °C, $R_{\rm thJA}$ =40 °C/W <sup>2)</sup> |  |
| Pulsed drain current <sup>3)</sup> | I <sub>D,pulse</sub>    | -      | -    | 1140 | Α     | <i>T</i> <sub>A</sub> =25 °C                                                  |  |
| Avalanche energy, single pulse 4)  | E <sub>AS</sub>         | -      | -    | 807  | mJ    | $I_{\rm D}$ =100 A, $R_{\rm GS}$ =25 $\Omega$                                 |  |
| Gate source voltage                | $V_{\rm GS}$            | -20    | -    | 20   | ٧     | -                                                                             |  |
|                                    | $P_{\mathrm{tot}}$      | -      |      | 349  | 14/   | <i>T</i> <sub>C</sub> =25 °C                                                  |  |
| Power dissipation                  |                         |        | -    | 3.8  | W     | $T_A$ =25 °C, $R_{thJA}$ =40 °C/W <sup>2)</sup>                               |  |
| Operating and storage temperature  | $T_{\rm j},T_{\rm stg}$ | -55    | -    | 175  | °C    | -                                                                             |  |

<sup>1)</sup> Rating refers to the product only with datasheet specified absolute maximum values, maintaining case temperature as specified. For other case temperatures please refer to Diagram 2. De-rating will be required based on the actual environmental conditions.

## 2 Thermal characteristics

Table 3 Thermal characteristics

| Parameter                                                                            | Symbol     | Values |      |      | Linit | Note / Test condition |
|--------------------------------------------------------------------------------------|------------|--------|------|------|-------|-----------------------|
| raiailletei                                                                          | Symbol     | Min.   | Тур. | Max. | Oilit | Note / Test condition |
| Thermal resistance, junction - case                                                  | $R_{thJC}$ |        |      | 0.43 |       |                       |
| Thermal resistance, junction - ambient, 6 cm <sup>2</sup> cooling area <sup>5)</sup> | $R_{thJA}$ | -      | -    | 40   | °C/W  | -                     |
| Thermal resistance, junction - ambient, minimal footprint                            | $R_{thJA}$ |        |      | 62   |       |                       |

Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm $^2$  (one layer, 70  $\mu$ m thick) copper area for drain connection. PCB is vertical in still air.

Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm $^2$  (one layer, 70  $\mu$ m thick) copper area for drain connection. PCB is vertical in still air.

<sup>3)</sup> See Diagrams 3 and 4 for more detailed information

<sup>4)</sup> See Diagram 14 for more detailed information



# 3 Electrical characteristics

at  $T_{\rm j}$ =25 °C, unless otherwise specified

Table 4 Static characteristics

| Davamatav                        | Symphol          | Values |              |      | l lmit | Note / Test condition                                                     |  |
|----------------------------------|------------------|--------|--------------|------|--------|---------------------------------------------------------------------------|--|
| Parameter                        | Symbol           | Min.   | n. Typ. Max. |      | Onic   | Note / Test condition                                                     |  |
| Drain-source breakdown voltage   | $V_{(BR)DSS}$    | 100    | -            | -    | V      | $V_{\rm GS}$ =0 V, $I_{\rm D}$ =1 mA                                      |  |
| Gate threshold voltage           | $V_{\rm GS(th)}$ | 2.85   | 3.15         | 3.45 | V      | $V_{\rm DS} = V_{\rm GS}, I_{\rm D} = 240 \mu{\rm A}$                     |  |
| Zero gate voltage drain current  | ,                |        | 0.1          | 1    |        | $V_{\rm DS}$ =100 V, $V_{\rm GS}$ =0 V, $T_{\rm j}$ =25 °C                |  |
| Zero gate voltage drain current  | I <sub>DSS</sub> | -      | 10           | 100  | μΑ     | V <sub>DS</sub> =100 V, V <sub>GS</sub> =0 V, T <sub>j</sub> =125 °C      |  |
| Gate-source leakage current      | $I_{GSS}$        | -      | 10           | 100  | nA     | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0 V                               |  |
| Drain-source on-state resistance | D                | -      | 1.4          | 1.7  | mΩ     | $V_{\rm GS}$ =15 V, $I_{\rm D}$ =100 A                                    |  |
| Diani-Source on-State resistance | $R_{DS(on)}$     |        | 1.6          | 1.85 | 111122 | V <sub>GS</sub> =10 V, I <sub>D</sub> =100 A                              |  |
| Gate resistance                  | $R_{G}$          | -      | 1.4          | 2.1  | Ω      | -                                                                         |  |
| Transconductance                 | $g_{fs}$         | 65     | 130          | -    | S      | $ V_{\rm DS}  \ge 2 I_{\rm D} R_{\rm DS(on)max}, I_{\rm D}=100 \text{ A}$ |  |

Table 5 Dynamic characteristics

| Parameter                                  | Symbol           | Values |       |       | Linit | Note / Test condition                                                                        |  |
|--------------------------------------------|------------------|--------|-------|-------|-------|----------------------------------------------------------------------------------------------|--|
| raiailletei                                | Symbol           | Min.   | Тур.  | Max.  | Oilit | Note / Test condition                                                                        |  |
| Input capacitance <sup>6)</sup>            | C <sub>iss</sub> |        | 11000 | 14000 |       |                                                                                              |  |
| Output capacitance <sup>6)</sup>           | Coss             | ]-     | 1600  | 2100  | pF    | V <sub>GS</sub> =0 V, V <sub>DS</sub> =50 V, <i>f</i> =1 MHz                                 |  |
| Reverse transfer capacitance <sup>6)</sup> | C <sub>rss</sub> |        | 61    | 110   |       |                                                                                              |  |
| Turn-on delay time                         | $t_{\rm d(on)}$  |        | 23    |       |       |                                                                                              |  |
| Rise time                                  | t <sub>r</sub>   |        | 23    |       |       | $V_{\rm DD}$ =50 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =100 A,                                  |  |
| Turn-off delay time                        | $t_{\sf d(off)}$ | ]      | 36    | ]     | ns    | $V_{\rm DD}$ =50 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =100 A,<br>$R_{\rm G,ext}$ =1.6 $\Omega$ |  |
| Fall time                                  | $t_{\rm f}$      |        | 16    |       |       |                                                                                              |  |

<sup>6)</sup> Defined by design. Not subject to production test.



Table 6 Gate charge characteristics 7)

| Daramatar                          | Symbol                | Values |      |                       | l lmit | Note / Test condition                                           |  |
|------------------------------------|-----------------------|--------|------|-----------------------|--------|-----------------------------------------------------------------|--|
| Parameter                          | Symbol Min. Typ. Max. |        | Onic | Note / Test condition |        |                                                                 |  |
| Gate to source charge              | $Q_{gs}$              |        | 74   | -                     | nC     |                                                                 |  |
| Gate charge at threshold           | $Q_{\mathrm{g(th)}}$  |        | 35   | -                     | nC     |                                                                 |  |
| Gate to drain charge <sup>8)</sup> | $Q_{gd}$              |        | 25   | 38                    | nC     | V -50V / -100 A V -04- 10V                                      |  |
| Switching charge                   | $Q_{sw}$              | ]-     | 64   | _                     | nC     | $V_{\rm DD}$ =50 V, $I_{\rm D}$ =100 A, $V_{\rm GS}$ =0 to 10 V |  |
| Gate charge total <sup>8)</sup>    | $Q_{\mathrm{g}}$      |        | 142  | 178                   | nC     |                                                                 |  |
| Gate plateau voltage               | $V_{ m plateau}$      |        | 6.6  | -                     | V      |                                                                 |  |
| Gate charge total, sync. FET       | $Q_{\rm g(sync)}$     | -      | 128  | _                     | nC     | $V_{\rm DS}$ =0.1 V, $V_{\rm GS}$ =0 to 10 V                    |  |
| Output charge <sup>8)</sup>        | $Q_{\rm oss}$         | -      | 181  | 241                   | nC     | V <sub>DS</sub> =50 V, V <sub>GS</sub> =0 V                     |  |

<sup>7)</sup> See "Gate charge waveforms" for parameter definition

## Table 7 Reverse diode

| Darameter                             | Symbol               | Values |      |      | Linit | Note / Test can dition                                                      |  |
|---------------------------------------|----------------------|--------|------|------|-------|-----------------------------------------------------------------------------|--|
| Parameter                             | Symbol               | Min.   | Тур. | Max. |       | Note / Test condition                                                       |  |
| Diode continuous forward current      | Is                   |        |      | 285  | _     | T −25 °C                                                                    |  |
| Diode pulse current                   | I <sub>S,pulse</sub> | ]-     | -    | 1140 | A     | T <sub>C</sub> =25 °C                                                       |  |
| Diode forward voltage                 | $V_{\rm SD}$         | -      | 0.84 | 1.0  | V     | $V_{\rm GS}$ =0 V, $I_{\rm F}$ =100 A, $T_{\rm j}$ =25 °C                   |  |
| Reverse recovery time <sup>9)</sup>   | t <sub>rr</sub>      |        | 58   | 116  | ns    |                                                                             |  |
| Reverse recovery charge <sup>9)</sup> | $Q_{\rm rr}$         | ]      | 118  | 236  | nC    | $V_{\rm R}$ =50 V, $I_{\rm F}$ =100 A, d $I_{\rm F}$ /d $t$ =100 A/ $\mu$ s |  |

<sup>9)</sup> Defined by design. Not subject to production test.

<sup>8)</sup> Defined by design. Not subject to production test.



# 4 Electrical characteristics diagrams





























# 5 Package outlines



| PG-HSOG-4-U01 | PACKAGE - GROUP<br>NUMBER: |            |             |      |  |
|---------------|----------------------------|------------|-------------|------|--|
| MILLIMETERS   | DIMENSIONS                 | DIMENSIONS | MILLIMETERS |      |  |
| MIN. MAX.     | DIMENSIONS                 | DIMENSIONS | MIN.        | MAX. |  |
| 1.50 1.70     | Α                          | е          | 2.          | 00   |  |
| 0.00 0.15     | A1                         | Н          | 7.80        | 8.20 |  |
| 0.40 0.60     | A2                         | H1         | 5.          | 00   |  |
| 0.20          | A3                         | L          | 0.60        |      |  |
| 0.90 1.10     | b                          | L1         | 1.10        |      |  |
| 0.00 0.25     | b1                         | N          | 4           |      |  |
| 0.20          | С                          | θ          | 0°          | 8°   |  |
| 6.10 6.40     | D                          | <b>Θ</b> 1 | 8°          | 12°  |  |
| 0.70          | D1                         | aaa        | 0.          | 10   |  |
| 2.04          | D2                         | bbb        | 0.          | 05   |  |
| 7.80 8.20     | E                          |            |             |      |  |
| 6.80          | E1                         |            |             |      |  |
| 7.86          | E2                         |            |             |      |  |

NOTES: DIMENSIONS DO NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS N IS THE NUMBER OF LEADS

Figure 1 Outline PG-HSOG-4, dimensions in mm





Figure 2 Footprint drawing PG-HSOG-4, dimensions in mm





1.95

All dimensions are in units mm The drawing is in compliance with ISO 128-30, Projection Method 1 [

Figure 3 Packaging variant PG-HSOG-4, dimensions in mm

## Public

# OptiMOS™ 5 Linear FET 2, 100 V IPM018N10NM5LF2



## **Revision history**

IPM018N10NM5LF2

## Revision 2025-03-07, Rev. 1.0

**Previous revisions** 

| Revision | Date       | Subjects (major changes since last revision) |
|----------|------------|----------------------------------------------|
| 1.0      | 2025-03-07 | Release of final datasheet                   |

#### **Public**

# OptiMOS™ 5 Linear FET 2, 100 V IPM018N10NM5LF2



#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com

Published by Infineon Technologies AG 81726 München, Germany © 2025 Infineon Technologies AG All Rights Reserved.

### Important notice

The products which may also include samples and may be comprised of hardware or software or both ("Product") are sold or provided and delivered by Infineon Technologies AG and its affiliates ("Infineon") subject to the terms and conditions of the frame supply contract or other written agreement(s) executed by a customer and Infineon or, in the absence of the foregoing, the applicable Sales Conditions of Infineon. General terms and conditions of a customer or deviations from applicable Sales Conditions of Infineon shall only be binding for Infineon if and to the extent Infineon has given its express written consent.

For the avoidance of doubt, Infineon disclaims all warranties of non-infringement of third-party rights and implied warranties such as warranties of fitness for a specific use/purpose or merchantability.

Infineon shall not be responsible for any information with respect to samples, the application or customer's specific use of any Product or for any examples or typical values given in this document.

The data contained in this document is exclusively intended for technically qualified and skilled customer representatives. It is the responsibility of the customer to evaluate the suitability of the Product for the intended application and the customer's specific use and to verify all relevant technical data contained in this document in the intended application and the customer's specific use. The customer is responsible for properly designing, programming, and testing the functionality and safety of the intended application, as well as complying with any legal requirements related to its use.

Unless otherwise explicitly approved by Infineon, Products may not be used in any application where a failure of the Product or any consequences of the use thereof can reasonably be expected to result in personal injury. However, the foregoing shall not prevent the customer from using any Product in such fields of use that Infineon has explicitly designed and sold it for, provided that the overall responsibility for the application lies with the customer.

### If the Product includes security features:

Because no computing device can be absolutely secure, and despite security measures implemented in the Product, Infineon does not guarantee that the Product will be free from intrusion, data theft or loss, or other breaches ("Security Breaches"), and Infineon shall have no liability arising out of any Security Breaches.

### If this document includes or references software:

The software is owned by Infineon under the intellectual property laws and treaties of the United States, Germany, and other countries worldwide. All rights reserved. Therefore, you may use the software only as provided in the software license agreement accompanying the software. If no software license agreement applies, Infineon hereby grants you a personal, non-exclusive, non-transferable license (without the right to sublicense) under its intellectual property rights in the software (a) for software provided in source code form, to modify and reproduce the software solely for use with Infineon hardware products, only internally within your organization, and (b) to distribute the software in binary code form externally to end users, solely for use on Infineon hardware products. Any other use, reproduction, modification, translation, or compilation of the software is prohibited.

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www. infineon.com).