# IRFP4310ZPbF



| V <sub>DSS</sub>         | 100V  |
|--------------------------|-------|
| R <sub>DS(on)</sub> typ. | 4.8mΩ |
| max.                     | 6.0mΩ |
| D (Silicon Limited)      | 134A① |
| D (Package Limited)      | 120A  |





# **Applications**

- High Efficiency Synchronous Rectification in SMPS
- Uninterruptible Power Supply
- High Speed Power Switching
- Hard Switched and High Frequency Circuits

#### **Benefits**

- Improved Gate, Avalanche and Dynamic dv/dt Ruggedness
- Fully Characterized Capacitance and Avalanche SOA
- Enhanced body diode dV/dt and dI/dt Capability
- Lead-Free

| Ī | Base Part Number   | Packago Typo        | Standard | Pack     | Orderable Part Number |
|---|--------------------|---------------------|----------|----------|-----------------------|
|   | Dase Fait Nullibel | Number Package Type | Form     | Quantity | Orderable Part Number |
|   | IRFP4310ZPbF       | TO-247              | Tube     | 25       | IRFP4310ZPbF          |

**Absolute Maximum Ratings** 

| Symbol                     | Parameter                                                           | Max.              | Units |
|----------------------------|---------------------------------------------------------------------|-------------------|-------|
| $I_D @ T_C = 25^{\circ}C$  | Continuous Drain Current, V <sub>GS</sub> @ 10V (Silicon Limited)   | <b>134</b> ①      |       |
| $I_D @ T_C = 100^{\circ}C$ | Continuous Drain Current, V <sub>GS</sub> @ 10V(Silicon Limited)    | 95                | Α     |
| $I_D @ T_C = 25^{\circ}C$  | Continuous Drain Current, V <sub>GS</sub> @ 10V (Wire Bond Limited) | 120               |       |
| $I_{DM}$                   | Pulsed Drain Current ②                                              | 560               |       |
| $P_D @ T_C = 25^{\circ}C$  | Maximum Power Dissipation                                           | 280               | W     |
|                            | Linear Derating Factor                                              | 1.9               | W/°C  |
| $V_{GS}$                   | Gate-to-Source Voltage                                              | ± 20              | V     |
| dv/dt                      | Peak Diode Recovery ④                                               | 18                | V/ns  |
| $T_J$                      | Operating Junction and                                              | -55 to + 175      |       |
| T <sub>STG</sub>           | Storage Temperature Range                                           | -55 10 + 175      | -°C   |
|                            | Soldering Temperature, for 10 seconds (1.6mm from case)             | 300               |       |
|                            | Mounting torque, 6-32 or M3 screw                                   | 10lbf₊in (1.1N⋅m) |       |

### **Avalanche Characteristics**

| E <sub>AS (Thermally limited)</sub> | Single Pulse Avalanche Energy ③ | 130                       | mJ |
|-------------------------------------|---------------------------------|---------------------------|----|
| I <sub>AR</sub>                     | Avalanche Current ②             | See Fig. 14, 15, 22a, 22b | Α  |
| E <sub>AR</sub>                     | Repetitive Avalanche Energy ®   |                           | mJ |

#### **Thermal Resistance**

| Symbol          | Parameter                          | Тур. | Max. | Units |
|-----------------|------------------------------------|------|------|-------|
| $R_{	heta JC}$  | Junction-to-Case ®                 |      | 0.54 |       |
| $R_{\theta CS}$ | Case-to-Sink, Flat Greased Surface | 0.24 |      | °C/W  |
| $R_{	heta JA}$  | Junction-to-Ambient®               |      | 40   |       |



# Static @ $T_J = 25$ °C (unless otherwise specified)

| Symbol                            | Parameter                            | Min. | Тур. | Max. | Units | Conditions                                        |
|-----------------------------------|--------------------------------------|------|------|------|-------|---------------------------------------------------|
|                                   | Drain-to-Source Breakdown Voltage    | 100  |      |      | V     | $V_{GS} = 0V, I_{D} = 250\mu A$                   |
| $\Delta V_{(BR)DSS}/\Delta T_{J}$ | Breakdown Voltage Temp. Coefficient  |      | 0.11 |      | V/°C  | Reference to 25°C, I <sub>D</sub> = 5mA@          |
| R <sub>DS(on)</sub>               | Static Drain-to-Source On-Resistance |      | 4.8  | 6.0  | mΩ    | V <sub>GS</sub> = 10V, I <sub>D</sub> = 75A ⑤     |
| $V_{GS(th)}$                      | Gate Threshold Voltage               | 2.0  |      | 4.0  | V     | $V_{DS} = V_{GS}$ , $I_D = 150 \mu A$             |
| I <sub>DSS</sub>                  | Drain-to-Source Leakage Current      |      |      | 20   |       | $V_{DS} = 100V, V_{GS} = 0V$                      |
|                                   |                                      |      |      | 250  | μA    | $V_{DS} = 80V, V_{GS} = 0V, T_{J} = 125^{\circ}C$ |
| $I_{GSS}$                         | Gate-to-Source Forward Leakage       |      |      | 100  | nΛ    | $V_{GS} = 20V$                                    |
|                                   | Gate-to-Source Reverse Leakage       |      |      | -100 | nA    | $V_{GS} = -20V$                                   |
| $R_G$                             | Gate Resistance                      |      | 0.7  |      | Ω     |                                                   |

# Dynamic @ T<sub>J</sub> = 25°C (unless otherwise specfied)

| Symbol                     | Parameter                                                  | Min. | Тур. | Max. | Units | Conditions                                                        |
|----------------------------|------------------------------------------------------------|------|------|------|-------|-------------------------------------------------------------------|
| gfs                        | Forward Transconductance                                   | 150  |      |      | S     | $V_{DS} = 50V, I_{D} = 75A$                                       |
| $Q_g$                      | Total Gate Charge                                          |      | 120  | 170  |       | I <sub>D</sub> = 75A                                              |
| $Q_{gs}$                   | Gate-to-Source Charge                                      |      | 29   |      | nC    | V <sub>DS</sub> =50V                                              |
| $Q_{gd}$                   | Gate-to-Drain ("Miller") Charge                            |      | 35   |      | nC    | V <sub>GS</sub> = 10V ⑤                                           |
| Q <sub>gsync</sub>         | Total Gate Charge Sync. (Q <sub>g</sub> -Q <sub>gd</sub> ) |      | 85   |      |       | I <sub>D</sub> = 75A, V <sub>DS</sub> =50V, V <sub>GS</sub> = 10V |
| t <sub>d(on)</sub>         | Turn-On Delay Time                                         |      | 20   |      |       | $V_{DD} = 65V$                                                    |
| t <sub>r</sub>             | Rise Time                                                  |      | 60   |      |       | I <sub>D</sub> = 75A                                              |
| $t_{d(off)}$               | Turn-Off Delay Time                                        |      | 55   |      | ns    | $R_G = 2.7\Omega$                                                 |
| t <sub>f</sub>             | Fall Time                                                  |      | 57   |      |       | V <sub>GS</sub> = 10V ⑤                                           |
| C <sub>iss</sub>           | Input Capacitance                                          |      | 6860 |      |       | $V_{GS} = 0V$                                                     |
| Coss                       | Output Capacitance                                         |      | 490  |      |       | $V_{DS} = 50V$                                                    |
| C <sub>rss</sub>           | Reverse Transfer Capacitance                               |      | 220  |      | pF    | f = 1.0 MHz, See Fig. 5                                           |
| C <sub>oss</sub> eff. (ER) | Effective Output Capacitance (Energy Related) ⑦            |      | 570  |      |       | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 0V to 80V, See Fig.11⑦    |
| C <sub>oss</sub> eff. (TR) | Effective Output Capacitance (Time Related) ®              |      | 920  |      |       | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 0V to 80V ®               |

# **Diode Characteristics**

| Symbol           | Parameter                              | Min.     | Тур.     | Max.      | Units   | Cond                                    | itions                                                       |
|------------------|----------------------------------------|----------|----------|-----------|---------|-----------------------------------------|--------------------------------------------------------------|
| Is               | Continuous Source Current (Body Diode) |          |          | 134①      |         | MOSFET symbol showing the               |                                                              |
| I <sub>SM</sub>  | Pulsed Source Current (Body Diode) ②   |          |          | 560       |         | integral reverse<br>p-n junction diode. | G                                                            |
| $V_{SD}$         | Diode Forward Voltage                  |          |          | 1.3       | V       | $T_J = 25^{\circ}C$ , $I_S = 75A$ ,     | V <sub>GS</sub> = 0V ⑤                                       |
| t <sub>rr</sub>  | Reverse Recovery Time                  |          | 40       |           | ns      | T <sub>J</sub> = 25°C                   | - \/ - 05\/                                                  |
|                  |                                        |          | 49       |           |         | $T_J = 125^{\circ}C$                    | <sup>-</sup> V <sub>R</sub> = 85V,<br>- I <sub>F</sub> = 75A |
| $Q_{rr}$         | Reverse Recovery Charge                |          | 58       |           | nC      | T <sub>J</sub> = 25°C                   | di/dt = 100A/µs ⑤                                            |
|                  |                                        |          | 89       |           |         | T <sub>J</sub> = 125°C                  | _ ,                                                          |
| I <sub>RRM</sub> | Reverse Recovery Current               |          | 2.5      |           | Α       | T <sub>J</sub> = 25°C                   | <del>-</del>                                                 |
| t <sub>on</sub>  | Forward Turn-On Time                   | Intrinsi | c turn-o | n time is | negligi | ble (turn-on is dominate                | ed by L <sub>S</sub> +L <sub>D</sub> )                       |

#### Notes:

- ① Calculated continuous current based on maximum allowable junction temperature. Bond wire current limit is 120A.Note that current limitations arising from heating of the device leads may occur with some lead mounting arrangements. (Refer to AN-1140)
- ② Repetitive rating; pulse width limited by max. Junction temperature.
- $\odot$  Limited by  $T_{Jmax}$ , starting  $T_J$  = 25°C, L = 0.047mH,  $R_G$  = 25 $\Omega$ ,  $I_{AS}$  = 75A,  $V_{GS}$  =10V. Part not Recommended for use above this value.
- ④  $I_{SD} \le 75A$ , di/dt ≤ 600A/ $\mu$ s,  $V_{DD} \le V_{(BR)DSS}$ ,  $T_{J} \le 175$ °C.
- ⑤ Pulse width  $\leq$  400µs; duty cycle  $\leq$  2%.
- ⑥ Coss eff. (TR) is a fixed capacitance that gives the same charging time as Coss while V<sub>DS</sub> is rising from 0 to 80% V<sub>DSS</sub>.
- © Coss eff. (ER) is a fixed capacitance that gives the same energy as Coss while V<sub>DS</sub> is rising from 0 to 80% V<sub>DSS</sub>.
- $\otimes$  R<sub>0</sub> is measured at T<sub>J</sub> approximately 90°C.





Fig 1. Typical Output Characteristics



Fig 3. Typical Transfer Characteristics



Fig 5. Typical Capacitance vs. Drain-to-Source Voltage



Fig 2. Typical Output Characteristics



Fig 4. Normalized On-Resistance vs. Temperature



Fig 6. Typical Gate Charge vs. Gate-to-Source Voltage

3





**Fig 7.** Typical Source-to-Drain Diode Forward Voltage



Fig 9. Maximum Drain Current vs. Case Temperature



Fig 11. Typical Coss Stored Energy



Fig 8. Maximum Safe Operating Area



Fig 10. Drain-to-Source Breakdown Voltage



Fig 12. Maximum Avalanche Energy vs. Drain Current





Fig 13. Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig 14. Typical Avalanche Current vs. Pulsewidth



# Notes on Repetitive Avalanche Curves , Figures 14, 15: (For further info, see AN-1005 at www.irf.com)

- Avalanche failures assumption:
   Purely a thermal phenomenon and failure occurs at a temperature
- far in excess of Tjmax. This is validated for every part type.

  2. Safe operation in Avalanche is allowed as long as Tjmax is not exceeded.
- exceeded.

  3. Equation below based on circuit and waveforms shown in Figures
- 16a, 16b. 4.  $P_{D \text{ (ave)}}$  = Average power dissipation per single avalanche pulse.
- 5. BV = Rated breakdown voltage (1.3 factor accounts for voltage increase during avalanche).
- 6. I<sub>av</sub> = Allowable avalanche current.
- 7.  $\Delta T$  = Allowable rise in junction temperature, not to exceed Tjmax (assumed as 25°C in Figure 14, 15).
  - tav = Average time in avalanche.
  - D = Duty cycle in avalanche = tav ·f
  - $Z_{thJC}(D, t_{av})$  = Transient thermal resistance, see Figures 13)

$$\begin{split} P_{D \; (ave)} &= 1/2 \; (\; 1.3 \cdot BV \cdot I_{av}) = \Delta T / \; Z_{thJC} \\ I_{av} &= 2\Delta T / \; [1.3 \cdot BV \cdot Z_{th}] \\ E_{AS \; (AR)} &= P_{D \; (ave)} \cdot t_{av} \end{split}$$

Fig 15. Maximum Avalanche Energy vs. Temperature





Fig. 16 Threshold Voltage vs. Temperature



Fig 18. Typical Recovery Current vs. di<sub>f</sub>/dt



Fig. 17 Typical Recovery Current vs. di<sub>f</sub>/dt



Fig 19. Typical Stored Charge vs. di<sub>f</sub>/dt



Fig 20. Typical Stored Charge vs. di<sub>f</sub>/dt





Fig 21. Peak Diode Recovery dv/dt Test Circuit for N-Channel HEXFET® Power MOSFETs



Fig 22a. Unclamped Inductive Test Circuit



Fig 23a. Switching Time Test Circuit



Fig 24a. Gate Charge Test Circuit



Fig 22b. Unclamped Inductive Waveforms



Fig 23b. Switching Time Waveforms



Fig 24b. Gate Charge Waveform



# TO-247AC Package Outline (Dimensions are shown in millimeters (inches))



#### NOTES:

DIMENSIONING AND TOLERANCING AS PER ASME Y14.5M 1994.

DIMENSIONS ARE SHOWN IN INCHES.

CONTOUR OF SLOT OPTIONAL.

DIMENSION D & E DO NOT INCLUDE MOLD FLASH, MOLD FLASH SHALL NOT EXCEED .005" (0.127)
PER SIDE. THESE DIMENSIONS ARE MEASURED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.

THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS D1 & E1.

LEAD FINISH UNCONTROLLED IN L1.

OP TO HAVE A MAXIMUM DRAFT ANGLE OF 1.5 \* TO THE TOP OF THE PART WITH A MAXIMUM HOLE DIAMETER OF .154 INCH.

OUTLINE CONFORMS TO JEDEC OUTLINE TO-247AC .

| SYMBOL | INC  | HES  | MILLIM | ETERS    |       |
|--------|------|------|--------|----------|-------|
|        | MIN. | MAX. | MIN.   | MAX.     | NOTES |
| Α      | .183 | .209 | 4.65   | 5.31     |       |
| A1     | .087 | .102 | 2.21   | 2.59     |       |
| A2     | .059 | .098 | 1.50   | 2.49     |       |
| b      | .039 | .055 | 0.99   | 1.40     |       |
| ь1     | .039 | .053 | 0.99   | 1.35     |       |
| b2     | .065 | .094 | 1.65   | 2.39     |       |
| b3     | .065 | .092 | 1.65   | 2.34     |       |
| b4     | .102 | .135 | 2.59   | 3.43     |       |
| b5     | .102 | .133 | 2.59   | 3.38     |       |
| С      | .015 | .035 | 0.38   | 0.89     |       |
| c1     | .015 | .033 | 0.38   | 0.84     |       |
| D      | .776 | .815 | 19.71  | 20.70    | 4     |
| D1     | .515 | -    | 13.08  | -        | 5     |
| D2     | .020 | .053 | 0.51   | 1.35     |       |
| E      | .602 | .625 | 15.29  | 15.87    | 4     |
| E1     | .530 | -    | 13.46  | -        |       |
| E2     | .178 | .216 | 4.52   | 5.49     |       |
| e      | .215 | BSC  | 5.46   | 5.46 BSC |       |
| Øk     | .0   | 10   | 0.     | 25       |       |
| L      | .559 | .634 | 14.20  | 16.10    |       |
| L1     | .146 | .169 | 3.71   | 4.29     |       |
| øР     | .140 | .144 | 3.56   | 3.66     |       |
| øP1    | -    | .291 | -      | 7.39     |       |
| 0      | .209 | .224 | 5.31   | 5.69     |       |
| S      | .217 | BSC  | 5.51   | BSC      |       |
|        |      |      |        |          |       |

#### LEAD ASSIGNMENTS

#### <u>HEXFET</u>

1.- GATE 2. – DRAIN 3. – SOURCE

IGBTs, CoPACK

1.- GATE
2.- COLLECTOR
3.- EMITTER
4.- COLLECTOR

# DIODES

1.- ANODE/OPEN 2.- CATHODE

3.- ANODE

**TO-247AC Part Marking Information** 



TO-247AC package is not recommended for Surface Mount Application.



# **Revision History**

| Date       | Rev. | Comments                                                                                                                              |  |  |  |
|------------|------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 2013-09-06 | 2.0  | Final data sheet                                                                                                                      |  |  |  |
| 2024-12-05 | 2.1  | <ul> <li>Update datasheet to Infineon format</li> <li>Updated Part marking –page 8</li> <li>Added disclaimer on last page.</li> </ul> |  |  |  |



#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

#### **We Listen to Your Comments**

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com

Published by
Infineon Technologies AG
81726 München, Germany
© 2024 Infineon Technologies AG
All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Information

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

The Infineon Technologies component described in this Data Sheet may be used in life support devices or systems and or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.