

## STP40NF10

# N-channel 100 V, 0.025 Ω, 50 A TO-220 low gate charge STripFET™ II Power MOSFET

#### **Features**

| Order code | V <sub>DSS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|------------|------------------|--------------------------|----------------|
| STP40NF10  | 100 V            | < 0.028 Ω                | 50 A           |

- Exceptional dv/dt capability
- Low gate charge
- 100% avalanche tested

#### **Application**

Switching applications

#### **Description**

This N-channel 100 V Power MOSFET is the latest development of STMicroelectronics unique "single feature size" strip-based process. The resulting transistor shows extremely high packing density for low on-resistance, rugged avalanche characteristics and less critical alignment steps allowing remarkable manufacturing reproducibility.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking  | Package | Packaging |
|------------|----------|---------|-----------|
| STP40NF10  | P40NF10@ | TO-220  | Tube      |

Contents STP40NF10

## **Contents**

| 1 | Electrical ratings                      | 3  |
|---|-----------------------------------------|----|
| 2 | Electrical characteristics              | 4  |
|   | 2.1 Electrical characteristics (curves) | 6  |
| 3 | Test circuit                            | 8  |
| 4 | Package mechanical data                 | 9  |
| 5 | Revision history                        | 11 |

STP40NF10 Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value       | Unit |
|--------------------------------|-------------------------------------------------------|-------------|------|
| V <sub>DS</sub>                | Drain-source voltage (V <sub>GS</sub> = 0)            | 100         | V    |
| V <sub>GS</sub>                | Gate- source voltage                                  | ±20         | ٧    |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 50          | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 35          | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                | 200         | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C           | 150         | W    |
|                                | Derating factor                                       | 1           | W/°C |
| dv/dt <sup>(3)</sup>           | Peak diode recovery voltage slope                     | 27          | V/ns |
| E <sub>AS</sub> (4)            | Single pulse avalanche energy                         | 385         | mJ   |
| T <sub>stg</sub>               | Storage temperature                                   |             | °C   |
| Tj                             | Max. operating junction temperature                   | - 55 to 175 | -0   |

<sup>1.</sup> Limited by wire bonding

Table 3. Thermal data

| Symbol                | Parameter                                      | Value | Unit |
|-----------------------|------------------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max           | 1     | °C/W |
| R <sub>thj-a</sub>    | Thermal resistance junction-ambient max        | 62.5  | °C/W |
| T <sub>I</sub>        | Maximum lead temperature for soldering purpose | 300   | °C   |

<sup>2.</sup> Pulse width limited by safe operating area

<sup>3.</sup>  $I_{SD} \leq 50 \text{ A}$ , di/dt  $\leq 600 \text{ A/µs}$ ,  $V_{DD} \leq V_{(BR)DSS}$ ,  $T_j \leq T_{JMAX}$ .

<sup>4.</sup> Starting  $T_i$ = 25 °C,  $I_D$ = 50 A,  $V_{DD}$ =25 V

Electrical characteristics STP40NF10

## 2 Electrical characteristics

 $(T_{CASE} = 25 \, ^{\circ}C \text{ unless otherwise specified})$ 

Table 4. On/off states

| Symbol               | Parameter                                       | Test conditions                                   | Min. | Тур.  | Max.  | Unit |
|----------------------|-------------------------------------------------|---------------------------------------------------|------|-------|-------|------|
| V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown voltage               | $I_D = 250 \mu A, V_{GS} = 0$                     | 100  |       |       | V    |
|                      | Zero gate voltage                               | V <sub>DS</sub> = Max rating                      |      |       | 1     | μΑ   |
| I <sub>DSS</sub>     | Drain current (V <sub>GS</sub> = 0)             | V <sub>DS</sub> =Max rating,T <sub>C</sub> =125°C |      |       | 10    | μΑ   |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ±20 V                           |      |       | ±100  | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage                          | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$              | 2    | 3     | 4     | V    |
| R <sub>DS(on)</sub>  | Static drain-source on resistance               | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 25 A     |      | 0.025 | 0.028 | Ω    |

Table 5. Dynamic

| Symbol                         | Parameter                    | Test conditions                                                         | Min. | Тур. | Max. | Unit |
|--------------------------------|------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| g <sub>fs</sub> <sup>(1)</sup> | Forward transconductance     | V <sub>DS</sub> = 15 V <sub>,</sub> I <sub>D</sub> =28 A                | -    | 22   |      | S    |
| C <sub>iss</sub>               | Input capacitance            |                                                                         |      | 2180 |      | pF   |
| C <sub>oss</sub>               | Output capacitance           | $V_{DS} = 25 \text{ V, f} = 1 \text{ MHz,}$                             | -    | 298  |      | pF   |
| C <sub>rss</sub>               | Reverse transfer capacitance | V <sub>GS</sub> = 0                                                     |      | 83.7 |      | pF   |
| Qg                             | Total gate charge            | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 40 A,                          |      | 46.5 | 62   | nC   |
| $Q_{gs}$                       | Gate-source charge           | $V_{DD} = 50 \text{ V}, I_D = 40 \text{ A},$<br>$V_{GS} = 10 \text{ V}$ | -    | 13.3 |      | nC   |
| $Q_{gd}$                       | Gate-drain charge            | (see Figure 15)                                                         |      | 17.5 | 22.5 | nC   |

<sup>1.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5.

Table 6. Switching times

| Symbol              | Parameter                        | Test conditions                                             | Min. | Тур.     | Max. | Unit     |
|---------------------|----------------------------------|-------------------------------------------------------------|------|----------|------|----------|
| t <sub>d(on)</sub>  | Turn-on delay time<br>Rise time  | $V_{DD} = 50V, I_D = 25A$<br>$R_G = 4.7\Omega V_{GS} = 10V$ | 1    | 21<br>46 | 1    | ns<br>ns |
| t <sub>d(off)</sub> | Turn-off-delay time<br>Fall time | (see Figure 14)                                             | -    | 54<br>13 | -    | ns<br>ns |

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                        | Min. | Тур.             | Max | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|------------------|-----|---------------|
| I <sub>SD</sub>                                        | Source-drain current                                                   |                                                                                        | -    |                  | 80  | Α             |
| I <sub>SDM</sub> <sup>(1)</sup>                        | Source-drain current (pulsed)                                          |                                                                                        | -    |                  | 320 | Α             |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                     | $I_{SD} = 50A, V_{GS} = 0$                                                             | -    |                  | 1.5 | ٧             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 50A, $V_{DD}$ = 25V<br>di/dt = 100A/µs,<br>$T_j$ = 150°C<br>(see Figure 16) | -    | 80<br>250<br>6.4 |     | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area.

<sup>2.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

Electrical characteristics STP40NF10

### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area for TO-220

Figure 3. Thermal impedance for TO-220





Figure 4. Output characteristics

Figure 5. Transfer characteristics





Figure 6. Transconductance

Figure 7. Static drain-source on resistance





Vos (V) Vos=50V ID=40A ID=40A ID=40A ID=6

Figure 8. Gate charge vs. gate-source voltage Figure 9. Capacitance variations

Figure 10. Normalized gate threshold voltage vs. temperature

30

40

50 Qg(nC)

20

10

1000 C<sub>oss</sub> C<sub>oss</sub> 0 10 20 30 40 V<sub>os</sub>(V)

Figure 11. Normalized on resistance vs. temperature





Figure 12. Source-drain diode forward characteristics

Figure 13. Normalized breakdown voltage vs. Tj





Test circuit STP40NF10

#### 3 Test circuit

Figure 14. Switching times test circuit for resistive load

Figure 15. Gate charge test circuit



Figure 16. Test circuit for inductive load switching and diode recovery times

Figure 17. Unclamped Inductive load test circuit



Figure 18. Unclamped inductive waveform

Figure 19. Switching time waveform



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### TO-220 type A mechanical data

| Direc |       | mm    |       |  |  |  |
|-------|-------|-------|-------|--|--|--|
| Dim   | Min   | Тур   | Max   |  |  |  |
| A     | 4.40  |       | 4.60  |  |  |  |
| b     | 0.61  |       | 0.88  |  |  |  |
| b1    | 1.14  |       | 1.70  |  |  |  |
| С     | 0.48  |       | 0.70  |  |  |  |
| D     | 15.25 |       | 15.75 |  |  |  |
| D1    |       | 1.27  |       |  |  |  |
| E     | 10    |       | 10.40 |  |  |  |
| е     | 2.40  |       | 2.70  |  |  |  |
| e1    | 4.95  |       | 5.15  |  |  |  |
| F     | 1.23  |       | 1.32  |  |  |  |
| H1    | 6.20  |       | 6.60  |  |  |  |
| J1    | 2.40  |       | 2.72  |  |  |  |
| L     | 13    |       | 14    |  |  |  |
| L1    | 3.50  |       | 3.93  |  |  |  |
| L20   |       | 16.40 |       |  |  |  |
| L30   |       | 28.90 |       |  |  |  |
| ØP    | 3.75  |       | 3.85  |  |  |  |
| Q     | 2.65  |       | 2.95  |  |  |  |



STP40NF10 Revision history

## 5 Revision history

Table 8. Document revision history

| Date        | Revision | Changes                            |
|-------------|----------|------------------------------------|
| 16-Dec-2004 | 1        | First version.                     |
| 17-Aug-2006 | 2        | The document has been reformatted. |
| 31-Jan-2007 | 3        | Typo mistake on <i>Table 2</i> .   |
| 19-Sep-2007 | 4        | Added DPAK.                        |
| 10-Nov-2010 | 5        | Removed DPAK.                      |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

12/12 Doc ID 11096 Rev 5