eGaN® FET DATASHEET EPC2054

### **EPC2054 – Enhancement Mode Power Transistor**

 $V_{DS}$ , 200 V $R_{DS(on)}$ , 43  $m\Omega$  $I_D$ , 3 A









Revised June 11, 2021

Gallium Nitride's exceptionally high electron mobility and low temperature coefficient allows very low  $R_{DS(on)}$ , while its lateral device structure and majority carrier diode provide exceptionally low  $\mathbf{Q}_{\mathsf{G}}$  and zero Q<sub>RR</sub>. The end result is a device that can handle tasks where very high switching frequency, and low on-time are beneficial as well as those where on-state losses dominate.



|                    | Maximum Ratings                                 |            |    |  |  |
|--------------------|-------------------------------------------------|------------|----|--|--|
| PARAMETER VALUE UN |                                                 |            |    |  |  |
| V <sub>DS</sub>    | Drain-to-Source Voltage (Continuous)            | 200        | ٧  |  |  |
| I <sub>D</sub>     | Continuous (T <sub>A</sub> = 25°C)              | 3          |    |  |  |
|                    | Pulsed (25°C, T <sub>PULSE</sub> = 300 μs)      | 32         | Α  |  |  |
| $V_{GS}$           | Gate-to-Source Voltage                          | 6          | ., |  |  |
|                    | Gate-to-Source Voltage                          | -4         | V  |  |  |
| T <sub>J</sub>     | T <sub>J</sub> Operating Temperature -40 to 150 |            | °C |  |  |
| T <sub>STG</sub>   | Storage Temperature                             | -40 to 150 |    |  |  |

| Thermal Characteristics                                        |                                                  |      |      |  |
|----------------------------------------------------------------|--------------------------------------------------|------|------|--|
|                                                                | PARAMETER                                        | ТҮР  | UNIT |  |
| $R_{\theta JC}$                                                | Thermal Resistance, Junction-to-Case             | 2.9  |      |  |
| R <sub>OJB</sub> Thermal Resistance, Junction-to-Board 14 °C/\ |                                                  | °C/W |      |  |
| $R_{\theta JA}$                                                | Thermal Resistance, Junction-to-Ambient (Note 1) | 83   |      |  |

Note 1: R<sub>BIA</sub> is determined with the device mounted on one square inch of copper pad, single layer 2 oz copper on FR4 board. See https://epc-co.com/epc/documents/product-training/Appnote\_Thermal\_Performance\_of\_eGaN\_FETs.pdf for details

|                     | Static Characteristics (T <sub>J</sub> = 25°C unless otherwise stated) |                                                       |     |       |     |      |
|---------------------|------------------------------------------------------------------------|-------------------------------------------------------|-----|-------|-----|------|
|                     | PARAMETER                                                              | TEST CONDITIONS                                       | MIN | TYP   | MAX | UNIT |
| $BV_DSS$            | Drain-to-Source Voltage                                                | $V_{GS} = 0 \text{ V, } I_{D} = 0.12 \text{ mA}$      | 200 |       |     | V    |
| I <sub>DSS</sub>    | Drain-Source Leakage                                                   | $V_{GS} = 0 \text{ V}, V_{DS} = 160 \text{ V}$        |     | 0.001 | 0.1 |      |
|                     | Gate-to-Source Forward Leakage                                         | $V_{GS} = 5 V$                                        |     | 0.003 | 0.5 | A    |
| I <sub>GSS</sub>    | Gate-to-Source Forward Leakage#                                        | $V_{GS} = 5 \text{ V, } T_{J} = 125 ^{\circ}\text{C}$ |     | 0.1   | 1   | mA   |
|                     | Gate-to-Source Reverse Leakage                                         | V <sub>GS</sub> = -4 V                                |     | 0.001 | 0.1 |      |
| V <sub>GS(TH)</sub> | Gate Threshold Voltage                                                 | $V_{DS} = V_{GS}$ , $I_D = 1 \text{ mA}$              | 0.8 | 1.2   | 2.5 | V    |
| R <sub>DS(on)</sub> | Drain-Source On Resistance                                             | $V_{GS} = 5 \text{ V, } I_{D} = 1 \text{ A}$          |     | 32    | 43  | mΩ   |
| $V_{SD}$            | Source-Drain Forward Voltage#                                          | $I_S = 0.5 \text{ A}, V_{GS} = 0 \text{ V}$           |     | 1.5   |     | V    |

<sup>#</sup> Defined by design. Not subject to production test.



Die Size: 1.3 x 1.3 mm EPC2054 eGaN® FETs are supplied only in passivated die form with solder bumps

### **Applications**

- High Speed DC-DC conversion
- · Wireless power transfer
- · High frequency hard-switching and soft-switching circuits
- · Lidar/time of flight (ToF)
- Automation
- Solar
- · Class-D audio

#### **Benefits**

- Ultra high efficiency
- Ultra low R<sub>DS(on)</sub>
- Ultra low Q<sub>G</sub>
- · Ultra small footprint

Scan QR code or click link below for more information including reliability reports, device models, demo boards!



https://l.ead.me/EPC2054

EPC2054 eGaN® FET DATASHEET

|                      | Dynamic Characteristics $^{\#}$ (T <sub>J</sub> = 25 $^{\circ}$ C unless otherwise stated) |                                                                   |     |     |     |      |
|----------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
|                      | PARAMETER                                                                                  | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |
| $C_{ISS}$            | Input Capacitance                                                                          |                                                                   |     | 358 | 573 |      |
| $C_{RSS}$            | Reverse Transfer Capacitance                                                               | $V_{DS} = 100 \text{ V}, V_{GS} = 0 \text{ V}$                    |     | 0.3 |     |      |
| Coss                 | Output Capacitance                                                                         |                                                                   |     | 89  | 134 | pF   |
| C <sub>OSS(ER)</sub> | Effective Output Capacitance, Energy Related (Note 2)                                      | $V_{DS} = 0$ to 100 V, $V_{GS} = 0$ V                             |     | 120 |     |      |
| $C_{OSS(TR)}$        | Effective Output Capacitance, Time Related (Note 3)                                        | V <sub>DS</sub> = 0 to 100 v, v <sub>GS</sub> = 0 v               |     | 152 |     |      |
| $R_{G}$              | Gate Resistance                                                                            |                                                                   |     | 0.8 |     | Ω    |
| $Q_{G}$              | Total Gate Charge                                                                          | $V_{DS} = 100 \text{ V}, V_{GS} = 5 \text{ V}, I_D = 1 \text{ A}$ |     | 2.9 | 4.3 |      |
| $Q_GS$               | Gate-to-Source Charge                                                                      |                                                                   |     | 0.9 |     |      |
| $Q_{GD}$             | Gate-to-Drain Charge                                                                       | $V_{DS} = 100 \text{ V}, I_D = 1 \text{ A}$                       |     | 0.3 |     | ,,C  |
| $Q_{G(TH)}$          | Gate Charge at Threshold                                                                   |                                                                   |     | 0.7 |     | nC   |
| Q <sub>OSS</sub>     | Output Charge                                                                              | $V_{DS} = 100 \text{ V}, V_{GS} = 0 \text{ V}$                    |     | 15  | 23  |      |
| Q <sub>RR</sub>      | Source-Drain Recovery Charge                                                               |                                                                   |     | 0   |     |      |

<sup>#</sup> Defined by design. Not subject to production test.

All measurements were done with substrate connected to source.

Figure 1: Typical Output Characteristics 25°C



Figure 2: Typical Transfer Characteristics



Figure 3: Typical  $R_{\text{DS(on)}}\,\text{vs.}\,V_{\text{GS}}$  for Various Drain Currents



Figure 4: Typical  $R_{DS(on)}\, vs.\, V_{GS}$  for Various Temperatures



Note 2:  $C_{OSS(ER)}$  is a fixed capacitance that gives the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 50% BV<sub>DSS</sub>. Note 3:  $C_{OSS(IR)}$  is a fixed capacitance that gives the same charging time as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 50% BV<sub>DSS</sub>.

eGaN® FET DATASHEET EPC2054

Figure 5a: Typical Capacitance (Linear Scale)



Figure 5b: Typical Capacitance (Log Scale)



Figure 6: Typical Output Charge and Coss Stored Energy



Figure 7: Typical Gate Charge



**Figure 8: Typical Reverse Drain-Source Characteristics** 



Figure 9: Typical Normalized On Resistance vs. Temperature



**Note:** Negative gate drive voltage increases the reverse drain-source voltage. EPC recommends 0 V for OFF.

All measurements were done with substrate shortened to source.

eGaN® FET DATASHEET EPC2054

Figure 10: Typical Normalized Threshold Voltage vs. Temp. 1.4 1.3 **Normalized Threshold Voltage**  $I_D = 1 \text{ mA}$ 1.2 1.1 1.0 0.9 0.8 0.7 0.6 0 25 50 75 100 125 T<sub>J</sub> – Junction Temperature (°C)

**Figure 11: Typical Transient Thermal Response Curves** 



Junction-to-Case Duty Cycle: Z<sub>01B</sub>, Normalized Thermal Impedance 0.5 0.1 0.2  $\boldsymbol{P}_{\text{DM}}$ 0.1 0.01 0.05  $\mathsf{t}_{\scriptscriptstyle 1}$ 0.02 0.001 Duty Factor:  $D = t_1/t_2$ Single Pulse Peak  $T_J = P_{DM} x Z_{\theta JC} x R_{\theta JG} + T_C$ 0.0001 10-6 10-5 10-4 10-3 10-2 10-1

t<sub>1</sub>, Rectangular Pulse Duration, seconds

EPC2054 eGaN® FET DATASHEET

Figure 12: Safe Operating Area



### **TAPE AND REEL CONFIGURATION**



|                  | Dimension (mm) |      |      |  |
|------------------|----------------|------|------|--|
| EPC2054 (Note 1) | Target         | MIN  | MAX  |  |
| a                | 8.00           | 7.90 | 8.30 |  |
| b                | 1.75           | 1.65 | 1.85 |  |
| c (Note 2)       | 3.50           | 3.45 | 3.55 |  |
| d                | 4.00           | 3.90 | 4.10 |  |
| е                | 4.00           | 3.90 | 4.10 |  |
| f (Note 2)       | 2.00           | 1.95 | 2.05 |  |
| g                | 1.50           | 1.50 | 1.60 |  |

Note 1: MSL 1 (moisture sensitivity level 1) classified according to IPC/ JEDEC industry standard.

Note 2: Pocket position is relative to the sprocket hole measured as true position of the pocket, not the pocket hole.

### **DIE MARKINGS**



| Dout           | Laser Markings           |                                 |                                 |  |
|----------------|--------------------------|---------------------------------|---------------------------------|--|
| Part<br>Number | Part #<br>Marking Line 1 | Lot_Date Code<br>Marking Line 2 | Lot_Date Code<br>Marking Line 3 |  |
| EPC2054        | 2054                     | YYYY                            | ZZZZ                            |  |

eGaN® FET DATASHEET EPC2054

### **DIE OUTLINE**

**Solder Bump View** 



| DIM | ı    | S       |      |
|-----|------|---------|------|
| DIM | MIN  | Nominal | MAX  |
| Α   | 1270 | 1300    | 1330 |
| В   | 1270 | 1300    | 1330 |
| c   |      | 650     |      |
| d   |      | 650     |      |
| e   |      | 250     |      |

Pad 1 is Gate; Pad 3 is Drain;

Pads 2, 4 are Source

Side View



## RECOMMENDED LAND PATTERN

(measurements in  $\mu$ m)



| DIM | Micrometers |
|-----|-------------|
| A   | 1300        |
| В   | 1300        |
| C   | 650         |
| d   | 650         |
| e1  | 230         |

The land pattern is solder mask defined.

Pad 1 is Gate;

Pad 3 is Drain;

Pads 2, 4 are Source

# RECOMMENDED STENCIL DRAWING

(measurements in  $\mu$ m)



| DIM | Micrometers |
|-----|-------------|
| A   | 1300        |
| В   | 1300        |
| c   | 650         |
| d   | 650         |
| e1  | 230         |

Recommended stencil should be 4mil (100  $\mu$ m) thick, must be laser cut, openings per drawing.

The corner has a radius of R60.

Intended for use with SAC305 Type 4 solder, reference 88.5% metals content.

Additional assembly resources available at

https://epc-co.com/epc/design-support

Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

 $eGaN^{\circ}$  is a registered trademark of Efficient Power Conversion Corporation.

EPC Patent Listing: https://epc-co.com/epc/about-epc/patents

Information subject to change without notice.