

Taiwan Semiconductor

# PerF≝T<sup>™</sup>Power Transistor

#### **FEATURES**

- Excellent FOM
- Reliability meets AEC-Q101 requirements
- Wettable Flank leads for Enhanced AOI
- 100% UIS and Rg tested
- 175°C Operating Junction Temperature
- RoHS Compliant
- Halogen-Free

| PRODUCT SUMMARY           |                 |       |      |  |
|---------------------------|-----------------|-------|------|--|
| PARAMETER                 |                 | VALUE | UNIT |  |
| V <sub>DS</sub>           |                 | 100   | V    |  |
| R <sub>DS(on)</sub> (max) | $V_{GS} = 10V$  | 4.8   |      |  |
|                           | $V_{GS} = 4.5V$ | 6.7   | mΩ   |  |
| Qg                        | $V_{GS} = 4.5V$ | 24    | nC   |  |







#### **APPLICATIONS**

- · Solenoid and motor drivers
- DC-DC converters
- Load Switch
- SMPS

#### PDFN56U





Note: MSL 1 (Moisture Sensitivity Level) per J-STD-020

| ABSOLUTE MAXIMUM RATINGS (T <sub>A</sub> = 25°C unless otherwise noted) |                        |                                   |              |      |
|-------------------------------------------------------------------------|------------------------|-----------------------------------|--------------|------|
| PARAMETER                                                               |                        | SYMBOL                            | LIMIT        | UNIT |
| Drain-Source Voltage                                                    |                        | V <sub>DS</sub>                   | 100          | V    |
| Gate-Source Voltage                                                     |                        | $V_{GS}$                          | ±20          | V    |
| Continuous Drain Current, Silicon limited                               | $T_C = 25^{\circ}C$    | $I_D$                             | 146          | Α    |
| Continuous Drain Current (Note 1)                                       | T <sub>C</sub> = 25°C  | lσ                                | 100          |      |
|                                                                         | T <sub>C</sub> = 100°C |                                   | 100          | Α    |
|                                                                         | $T_A = 25^{\circ}C$    |                                   | 17           |      |
| Pulsed Drain Current (Note 2)                                           |                        | I <sub>DM</sub>                   | 400          | А    |
| Single Pulse Avalanche Current (Note 3)                                 |                        | I <sub>AS</sub>                   | 26.8         | А    |
| Single Pulse Avalanche Energy (Note 3)                                  |                        | EAS                               | 108          | mJ   |
| Total Power Dissipation                                                 | T <sub>C</sub> = 25°C  | P <sub>D</sub>                    | 224          | W    |
|                                                                         | T <sub>C</sub> = 125°C |                                   | 75           | V V  |
| Operating Junction and Storage Temperature Range                        |                        | T <sub>J</sub> , T <sub>STG</sub> | - 55 to +175 | °C   |

| THERMAL RESISTANCE                                |        |         |      |  |
|---------------------------------------------------|--------|---------|------|--|
| PARAMETER                                         | SYMBOL | MAXIMUM | UNIT |  |
| Thermal Resistance – Junction to Case             | Rejc   | 0.67    | °C/W |  |
| Thermal Resistance – Junction to Ambient (Note 4) | RөJA   | 50      | °C/W |  |

1

#### Notes:

- 1. Package current limit.
- 2. Pulse Width ≤ 100µs.
- 3. L = 0.3mH,  $V_{GS} = 10$ V,  $R_G = 25\Omega$ , Starting  $T_J = 25$ °C.
- 4. Device on a PCB FR4 with 1 in<sup>2</sup> (single layer, 2 oz thick) copper area for drain connection.

| PARAMETER                         | CONDITIONS                                                 | SYMBOL              | MIN | TYP  | MAX  | UNIT |
|-----------------------------------|------------------------------------------------------------|---------------------|-----|------|------|------|
| Static                            |                                                            |                     |     |      |      |      |
| Drain-Source Breakdown Voltage    | $V_{GS} = 0V$ , $I_D = 1mA$                                | BV <sub>DSS</sub>   | 100 |      |      | V    |
| Gate Threshold Voltage            | $V_{GS} = V_{DS}, I_D = 250 \mu A$                         | $V_{GS(TH)}$        | 1.4 | 1.6  | 2.2  | V    |
| Gate-Source Leakage Current       | $V_{GS} = \pm 20V, V_{DS} = 0V$                            | Igss                |     |      | ±100 | nA   |
|                                   | $V_{GS} = 0V, V_{DS} = 100V$                               |                     |     |      | 1    | μΑ   |
| Drain-Source Leakage Current      | $V_{GS} = 0V, V_{DS} = 100V$<br>$T_{J} = 125^{\circ}C$     | IDSS                |     |      | 100  |      |
| Drain-Source On-State Resistance  | V <sub>GS</sub> = 10V, I <sub>D</sub> = 50A                | Б                   |     | 3.7  | 4.8  |      |
| (Note 5)                          | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 50A               | R <sub>DS(on)</sub> |     | 4.6  | 6.7  | mΩ   |
| Forward Transconductance (Note 5) | V <sub>DS</sub> = 10V, I <sub>D</sub> = 12.5A              | <b>g</b> fs         |     | 73   |      | S    |
| Dynamic (Note 6)                  |                                                            |                     |     |      |      |      |
| Total Gate Charge                 | $V_{GS} = 4.5V, V_{DS} = 50V,$ $I_{D} = 17A$               | Qg                  |     | 24   |      |      |
| Total Gate Charge                 |                                                            | Qg                  |     | 47   |      | nC   |
| Gate-Source Charge                | $V_{GS} = 10V, V_{DS} = 50V,$                              | Qgs                 |     | 9.2  |      |      |
| Gate-Drain Charge                 | I <sub>D</sub> = 17A                                       | Q <sub>gd</sub>     |     | 8.1  |      |      |
| Input Capacitance                 | V <sub>DS</sub> = 60V, V <sub>GS</sub> = 0V,<br>f = 1.0MHz | Ciss                |     | 2964 |      |      |
| Output Capacitance                |                                                            | Coss                |     | 489  |      | pF   |
| Reverse Transfer Capacitance      |                                                            | Crss                |     | 32   |      |      |
| Gate Resistance                   | f = 1.0MHz                                                 | $R_g$               |     | 0.7  |      | Ω    |
| Switching (Note 7)                |                                                            |                     |     |      |      |      |
| Turn-On Delay Time                |                                                            | t <sub>d(on)</sub>  |     | 12   |      |      |
| Rise Time                         | $V_{GS} = 10V, V_{DS} = 50V,$                              | tr                  |     | 40   |      |      |
| Turn-Off Delay Time               | $I_D = 17A$ , $R_G = 6\Omega$                              | t <sub>d(off)</sub> |     | 52   |      | ns   |
| Fall Time                         |                                                            | t <sub>f</sub>      |     | 82   |      |      |
| Source-Drain Diode                |                                                            |                     |     |      |      |      |
| Diode Forward Voltage (Note 5)    | V <sub>GS</sub> = 0V, I <sub>S</sub> = 50A                 | V <sub>SD</sub>     |     |      | 1.1  | V    |
| Reverse Recovery Time             | I <sub>S</sub> = 17A,                                      | t <sub>rr</sub>     |     | 78   |      | ns   |
| Reverse Recovery Charge           | di/dt = 100A/µs                                            | Qrr                 |     | 158  |      | nC   |

# Notes:

- 5. Pulse test: Pulse Width  $\leq$  300µs, duty cycle  $\leq$  2%.
- Defined by design. Not subject to production test.
- Switching time is essentially independent of operating temperature.

# **ORDERING INFORMATION**

| ORDERING CODE     | PACKAGE | PACKING             |
|-------------------|---------|---------------------|
| TSM048NH10LCR RLG | PDFN56U | 2,500pcs / 13" Reel |



#### **CHARACTERISTICS CURVES**

(T<sub>A</sub> = 25°C unless otherwise noted)





0

l<sub>D</sub>, Drain Current (A)

Normalized Effective Transient Thermal Impedance, Zeuc

20 30

#### **CHARACTERISTICS CURVES**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 





# Maximum Safe Operating Area, Junction-to-Case

50 60 70

V<sub>DS</sub>, Drain to Source Voltage (V)

40

90

80



# Source-Drain Diode Forward Current vs. Voltage



# Normalized Thermal Transient Impedance, Junction-to-Case

ls, Reverse Drain Current (A)



t, Square Wave Pulse Duration (sec)



Taiwan Semiconductor

# **CHARACTERISTICS CURVES**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 





# Normalized gate threshold voltage vs Temperature



Version: A2503

5



# PACKAGE OUTLINE DIMENSIONS (Unit: Millimeters)

#### PDFN56U





0.90MIN

1.10 0.90

С





3.80 4.60 3.50 3.91 6.80 1.27 1.27 4 0.75

SUGGESTED PAD LAYOUT (REFERENCE ONLY)

MARKING DIAGRAM

048NH10L YWWLF

**TSC** 

NOTES: UNLESS OTHERWISE SPECIFIED

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. PACKAGE OUTLINE REFERENCE: JEITA ED-7500B, EIAJ SC-111BB.
- MOLDED PLASTIC BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 5. DWG NO. REF: HQ2SD07-PDFN56U-023 REV B.

048NH10L = Device marking

Y = Year code

DOT

MARKING,

PIN #1 ID

WW = Week code (01~52)L = Lot code (1~9,A~Z)

F = Factory code



Taiwan Semiconductor

#### **Notice**

Specifications of the products displayed herein are subject to change without notice. TSC or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Purchasers are solely responsible for the choice, selection, and use of TSC products and TSC assumes no liability for application assistance or the design of Purchasers' products.

Information contained herein is intended to provide a product description only. No license, express or implied, to any intellectual property rights is granted by this document. Except as provided in TSC's terms and conditions of sale for such products, TSC assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of TSC products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify TSC for any damages resulting from such improper use or sale.