eGaN® FET DATASHEET EPC2019

# **EPC2019 – Enhancement Mode Power Transistor**

 $V_{DS}$  , 200 V  $R_{DS(on)} \, , \, \, 42 \ m\Omega \, \, max$   $I_D \, , \, \, 8.5 \ A$ 









Gallium Nitride's exceptionally high electron mobility and low temperature coefficient allows very low  $R_{DS(on)}$ , while its lateral device structure and majority carrier diode provide exceptionally low  $Q_G$  and zero  $Q_{RR}$ . The end result is a device that can handle tasks where very high switching frequency, and low on-time are beneficial as well as those where on-state losses dominate.

#### **APPLICATION NOTES:**

- Easy-to-use and reliable gate, Gate Drive ON = 5 V typical, OFF = 0 V (negative voltage not needed)
- Top of FET is electrically connected to source
- Questions: Ask a GaN Expert



| Maximum Ratings                       |                                                             |            |    |  |  |  |
|---------------------------------------|-------------------------------------------------------------|------------|----|--|--|--|
|                                       | PARAMETER VALUE UNIT                                        |            |    |  |  |  |
| \ \ \                                 | Drain-to-Source Voltage (Continuous)                        | 200        | V  |  |  |  |
| V <sub>DS</sub>                       | Drain-to-Source Voltage (up to 10,000 5 ms pulses at 150°C) | 240        | V  |  |  |  |
|                                       | Continuous ( $T_A = 25$ °C, $R_{\theta JA} = 18$ °C/W)      | 8.5        | Α  |  |  |  |
| I <sub>D</sub>                        | Pulsed (25°C, $T_{PULSE} = 300 \mu s$ )                     | 45         | A  |  |  |  |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Gate-to-Source Voltage                                      | 6          | V  |  |  |  |
| V <sub>GS</sub>                       | Gate-to-Source Voltage                                      | -4         | V  |  |  |  |
| TJ                                    | Operating Temperature                                       | -40 to 150 | °C |  |  |  |
| T <sub>STG</sub>                      | Storage Temperature                                         | -40 to 150 | C  |  |  |  |

| Thermal Characteristics |                                                  |     |      |  |  |
|-------------------------|--------------------------------------------------|-----|------|--|--|
| PARAMETER TYP UNIT      |                                                  |     |      |  |  |
| $R_{\theta JC}$         | Thermal Resistance, Junction-to-Case             | 2.7 |      |  |  |
| $R_{\theta JB}$         | Thermal Resistance, Junction-to-Board            | 7.5 | °C/W |  |  |
| $R_{\theta JA}$         | Thermal Resistance, Junction-to-Ambient (Note 1) | 72  |      |  |  |

Note 1:  $R_{\theta JA}$  is determined with the device mounted on one square inch of copper pad, single layer 2 oz copper on FR4 board. See https://epc-co.com/epc/documents/product-training/Appnote\_Thermal\_Performance\_of\_eGaN\_FETs.pdf for details.

| Static Characteristics ( $T_J = 25^{\circ}$ C unless otherwise stated) |                                |                                                 |     |       |     |      |
|------------------------------------------------------------------------|--------------------------------|-------------------------------------------------|-----|-------|-----|------|
| PARAMETER TEST CONDITIONS MIN TYP MAX                                  |                                |                                                 |     |       |     | UNIT |
| $BV_{DSS}$                                                             | Drain-to-Source Voltage        | $V_{GS} = 0 \text{ V, I}_{D} = 125 \mu\text{A}$ | 200 |       |     | V    |
| I <sub>DSS</sub>                                                       | Drain-Source Leakage           | $V_{GS} = 0 \text{ V}, V_{DS} = 160 \text{ V}$  |     | 1     | 100 | μΑ   |
|                                                                        | Gate-to-Source Forward Leakage | $V_{GS} = 5 V$                                  |     | 0.001 | 2.5 | mA   |
| I <sub>GSS</sub>                                                       | Gate-to-Source Reverse Leakage | V <sub>GS</sub> = -4 V                          |     | 1     | 100 | μΑ   |
| V <sub>GS(TH)</sub>                                                    | Gate Threshold Voltage         | $V_{DS} = V_{GS}$ , $I_D = 1.5 \text{ mA}$      | 0.8 | 1.4   | 2.5 | ٧    |
| R <sub>DS(on)</sub>                                                    | Drain-Source On Resistance     | $V_{GS} = 5 \text{ V, } I_D = 7 \text{ A}$      |     | 22    | 42  | mΩ   |
| V <sub>SD</sub>                                                        | Source-Drain Forward Voltage#  | $I_S = 0.5 \text{ A, V}_{GS} = 0 \text{ V}$     |     | 2.0   |     | V    |

# Defined by design. Not subject to production test.



**EPC2019** eGaN® FETs are supplied only in passivated die form with solder bars Die size: 2.77 x 0.95 mm

### **Applications**

- High Speed DC-DC conversion
- · Class-D Audio
- High Frequency Hard-Switching and Soft-Switching Circuits

#### **Benefits**

- · Ultra High Efficiency
- Ultra Low R<sub>DS(on)</sub>
- Ultra Low Q<sub>G</sub>
- · Ultra Small Footprint



EPC2019 eGaN® FET DATASHEET

| Dynamic Characteristics <sup>#</sup> (T <sub>J</sub> = 25°C unless otherwise stated) |                                                       |                                                                   |     |     |     |      |
|--------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| PARAMETER                                                                            |                                                       | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |
| C <sub>ISS</sub>                                                                     | Input Capacitance                                     |                                                                   |     | 254 | 288 |      |
| C <sub>RSS</sub>                                                                     | Reverse Transfer Capacitance                          | $V_{GS} = 0 \text{ V}, V_{DS} = 100 \text{ V}$                    |     | 1.3 |     |      |
| C <sub>OSS</sub>                                                                     | Output Capacitance                                    |                                                                   |     | 135 | 163 | pF   |
| C <sub>OSS(ER)</sub>                                                                 | Effective Output Capacitance, Energy Related (Note 2) |                                                                   |     | 156 |     |      |
| C <sub>OSS(TR)</sub>                                                                 | Effective Output Capacitance, Time Related (Note 3)   | $V_{GS} = 0 \text{ V}, V_{DS} = 0 \text{ to } 100 \text{ V}$      |     | 201 |     |      |
| $R_{G}$                                                                              | Gate Resistance                                       |                                                                   |     | 0.4 |     | Ω    |
| $Q_{G}$                                                                              | Total Gate Charge                                     | $V_{GS} = 5 \text{ V}, V_{DS} = 100 \text{ V}, I_D = 7 \text{ A}$ |     | 2.4 | 2.9 |      |
| $Q_{GS}$                                                                             |                                                       |                                                                   |     | 0.8 |     |      |
| $Q_{GD}$                                                                             |                                                       |                                                                   |     | 0.6 |     | nC   |
| Q <sub>G(TH)</sub>                                                                   | Gate Charge at Threshold                              |                                                                   |     | 0.6 |     | inc  |
| Qoss                                                                                 | Output Charge                                         | $V_{GS} = 0 \text{ V}, V_{DS} = 100 \text{ V}$                    |     | 20  | 24  |      |
| Q <sub>RR</sub>                                                                      | Source-Drain Recovery Charge                          |                                                                   |     | 0   |     |      |

All measurements were done with substrate connected to source.





**Figure 2: Typical Transfer Characteristics** 





Figure 4: Typical R<sub>DS(on)</sub> vs. V<sub>GS</sub> for Various Temperatures



<sup>#</sup> Defined by design. Not subject to production test.

Note 2:  $C_{OSS(ER)}$  is a fixed capacitance that gives the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 50% BV<sub>DSS</sub>. Note 3:  $C_{OSS(TR)}$  is a fixed capacitance that gives the same charging time as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 50% BV<sub>DSS</sub>.

eGaN® FET DATASHEET EPC2019





Figure 5b: Typical Capacitance (Log Scale)



Figure 6: Typical Output Charge and Coss Stored Energy



Figure 7: Typical Gate Charge



**Figure 8: Reverse Drain-Source Characteristics** 



Note: Negative gate drive voltage increases the reverse drain-source voltage. EPC recommends 0 V for OFF.

Figure 9: Normalized On-State Resistance vs. Temperature



eGan® FET DATASHEET EPC2019

Figure 10: Normalized Threshold Voltage vs. Temperature



Figure 11: Safe Operating Area



**Figure 12: Transient Thermal Response Curves** 



t<sub>1</sub>, Rectangular Pulse Duration, seconds



t<sub>1</sub>, Rectangular Pulse Duration, seconds

eGan® FET DATASHEET EPC2019

## TAPE AND REEL CONFIGURATION



Die is placed into pocket solder bar side down (face side down)

|                   | Dimension (mm) |      |      |
|-------------------|----------------|------|------|
| EPC2019 (Note 1)  | Target         | MIN  | MAX  |
| a                 | 8.00           | 7.90 | 8.30 |
| b                 | 1.75           | 1.65 | 1.85 |
| <b>c</b> (Note 2) | 3.50           | 3.45 | 3.55 |
| d                 | 4.00           | 3.90 | 4.10 |
| е                 | 4.00           | 3.90 | 4.10 |
| f (Note 2)        | 2.00           | 1.95 | 2.05 |
| g                 | 1.50           | 1.40 | 1.60 |

Note 1: MSL 1 (moisture sensitivity level 1) classified according to IPC/ JEDEC industry standard.

Note 2: Pocket position is relative to the sprocket hole measured as true position of the pocket, not the pocket hole.

## **DIE MARKINGS**



| Dout           | Laser Markings           |                                 |                                 |  |
|----------------|--------------------------|---------------------------------|---------------------------------|--|
| Part<br>Number | Part #<br>Marking Line 1 | Lot_Date Code<br>Marking Line 2 | Lot_Date Code<br>Marking Line 3 |  |
| EPC2019        | 2019                     | YYYY                            | 7777                            |  |



| DIM | MICROMETERS |         |      |  |
|-----|-------------|---------|------|--|
| DIM | MIN         | Nominal | MAX  |  |
| Α   | 2736        | 2766    | 2796 |  |
| В   | 920         | 950     | 980  |  |
| c   | 697         | 700     | 703  |  |
| d   | 247         | 250     | 253  |  |
| e   | 168         | 183     | 198  |  |
| f   | 245         | 250     | 255  |  |
| g   | 600         | 600     | 600  |  |
| h   | 450         | 450     | 450  |  |
| i   | 235         | 250     | 265  |  |

Pad no.1 is Gate;

Pad no. 3, 5 are Drain;

Pad no. 2, 4, 6 are Source;

Pad no. 7 is Substrate.\*

<sup>\*</sup>Substrate pin should be connected to Source

eGaN® FET DATASHEET EPC2019

# RECOMMENDED LAND PATTERN

(measurements in  $\mu$ m)



The land pattern is solder mask defined.

Pad no. 1 is Gate

Pad no. 3, 5 are Drain

Pad no. 2, 4, 6 are Source

Pad no. 7 is Substrate\*

\*Substrate pin should be connected to Source

# RECOMMENDED STENCIL DRAWING

(units in  $\mu$ m)



Recommended stencil should be 4 mil (100  $\mu$ m) thick, must be laser cut , opening per drawing. The corner has a radius of R60.

Intended for use with SAC305 Type 4 solder, reference 88.5% metals content

#### **Additional Resources Available**

- Assembly resources available at: https://epc-co.com/epc/DesignSupport/AssemblyBasics.aspx
- Library of Altium footprints for production FETs and ICs: https://epc-co.com/epc/documents/altium-files/EPC%20Altium%20Library.zip (for preliminary device Altium footprints, contact EPC)

Note: This datasheet is representative of lots with date code of 2131 or later.

Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

eGaN $^{\circ}$  is a registered trademark of Efficient Power Conversion Corporation. EPC Patent Listing: epc-co.com/epc/AboutEPC/Patents.aspx

Information subject to change without notice.
Revised October 2022