

# **MOSFET** - N-Channel, POWERTRENCH®

# 150 V, 35 A, 42 m $\Omega$

# FDP42AN15A0

### **Features**

- $R_{DS(on)} = 36 \text{ m}\Omega \text{ (Typ.)} @ V_{GS} = 10 \text{ V}, I_D = 12 \text{ A}$
- $Q_{G(tot)} = 33 \text{ nC (Typ.)} @ V_{GS} = 10 \text{ V}$
- Low Miller Charge
- Low Q<sub>rr</sub> Body Diode
- UIS Capability (Single Pulse and Repetitive Pulse)
- These Devices are Pb-Free and are RoHS Compliant

### **Applications**

- Consumer Appliances
- Synchronous Rectification
- Uninterruptible Power Supply
- Micro Solar Inverter

### ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted)

| Rating                                                                         | Symbol                            | Value          | Unit |
|--------------------------------------------------------------------------------|-----------------------------------|----------------|------|
| Drain to Source Voltage                                                        | V <sub>DSS</sub>                  | 150            | V    |
| Gate to Source Voltage                                                         | $V_{GS}$                          | ±20            | V    |
| Drain Current – Continuous<br>(V <sub>GS</sub> = 10 V, T <sub>C</sub> = 25°C)  | I <sub>D</sub>                    | 35             | Α    |
| Continuous (V <sub>GS</sub> = 10 V, T <sub>C</sub> = 100°C)                    |                                   | 24             | Α    |
| Continuous ( $T_{amb}$ = 25°C, $V_{GS}$ = 10 V, with $R_{\theta JA}$ = 43°C/W) |                                   | 5              | Α    |
| Pulsed                                                                         |                                   | Figure 4       | Α    |
| Single Pulse Avalanche Energy                                                  | E <sub>AS</sub>                   | 90             | mJ   |
| Power Dissipation                                                              | $P_{D}$                           | 150            | W    |
| Derate above 25°C                                                              |                                   | 1.0            | W/°C |
| Operating and Storage Temperature Range                                        | T <sub>J</sub> , T <sub>STG</sub> | –55 to<br>+175 | °C   |

### THERMAL CHARACTERISTICS

| Thermal Resistance (Junction to Case)            | $R_{	heta JC}$  | 1.0 | °C/W |
|--------------------------------------------------|-----------------|-----|------|
| Maximum Thermal Resistance (Junction to Ambient) | $R_{\theta JA}$ | 62  | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.





### **MARKING DIAGRAM**

&Z&3&K FDP42AN1 5A0

&Z = Assembly Code

&3 = Date Code (Year & Week) &K = Lot Run Traceability Code FDP42AN15A0 = Specific Device Code

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 9 of this data sheet.

# **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol              | Parameter                               | Test Conditions                                                           |                                                          | Min | Тур   | Max   | Unit |
|---------------------|-----------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------|-----|-------|-------|------|
| FF CHARAC           | TERISTICS                               |                                                                           |                                                          | •   |       | •     |      |
| BV <sub>DSS</sub>   | Drain to Source Breakdown Voltage       | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                            |                                                          | 150 | -     | _     | V    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current         | V <sub>DS</sub> = 120 V,<br>V <sub>GS</sub> = 0 V                         | T <sub>C</sub> = 25°C                                    | -   | -     | 1     | μΑ   |
|                     |                                         |                                                                           | T <sub>C</sub> = 150°C                                   | _   | -     | 250   | μΑ   |
| I <sub>GSS</sub>    | Gate to Source Leakage Current          | V <sub>GS</sub> = ±20 V                                                   |                                                          | _   | -     | ±100  | nA   |
| N CHARACT           | ERISTICS                                |                                                                           |                                                          |     |       |       |      |
| V <sub>GS(th)</sub> | Gate to Source Threshold Voltage        | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> =                      | = 250 μA                                                 | 2   | -     | 4     | V    |
| R <sub>DS(on)</sub> | Drain to Source On Resistance           | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 12 A                             |                                                          | _   | 0.036 | 0.042 | Ω    |
|                     |                                         | V <sub>GS</sub> = 6 V, I <sub>D</sub> =                                   | 6 A                                                      | _   | 0.040 | 0.060 | Ω    |
|                     |                                         | V <sub>GS</sub> = 10 V, I <sub>D</sub> =                                  | = 12 A, T <sub>J</sub> = 175°C                           | _   | 0.090 | 0.107 | Ω    |
| YNAMIC CHA          | ARACTERISTICS                           |                                                                           |                                                          |     |       |       |      |
| C <sub>iss</sub>    | Input Capacitance                       | V <sub>DS</sub> = 25 V, V <sub>G</sub>                                    | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1 MHz |     | 2150  | _     | pF   |
| C <sub>oss</sub>    | Output Capacitance                      |                                                                           |                                                          | _   | 225   | _     | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance            |                                                                           |                                                          | _   | 45    | _     | pF   |
| Q <sub>g(tot)</sub> | Total Gate Charge at 10 V               | $V_{DD} = 75 \text{ V},$ $I_{D} = 12 \text{ A},$ $I_{g} = 1.0 \text{ mA}$ | V <sub>GS</sub> = 0 V to 10 V                            | _   | 30    | 39    | nC   |
| Q <sub>g(th)</sub>  | Threshold Gate Charge                   |                                                                           | V <sub>GS</sub> = 0 V to 2 V                             | _   | 4.2   | 5.4   | nC   |
| Q <sub>gs</sub>     | Gate to Source Gate Charge              |                                                                           | V <sub>DD</sub> = 75 V, I <sub>D</sub> = 12 A,           |     | 9.5   | _     | nC   |
| Q <sub>gs2</sub>    | Gate Charge Threshold to Plateau        | l <sub>g</sub> = 1.0 mA                                                   |                                                          | _   | 5.3   | _     | nC   |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge           |                                                                           |                                                          | _   | 6.9   | -     | nC   |
| WITCHING C          | HARACTERISTICS (V <sub>GS</sub> = 10 V) |                                                                           |                                                          |     |       |       |      |
| t <sub>on</sub>     | Turn-On Time                            | V <sub>DD</sub> = 75 V, I <sub>D</sub> =                                  | = 12 A,                                                  | _   | _     | 46    | ns   |
| t <sub>d(on)</sub>  | Turn-On Delay Time                      | $V_{GS} = 10 \text{ V, R}_{G}$                                            | $S = 7.5 \Omega$                                         | _   | 11    | -     | ns   |
| t <sub>r</sub>      | Rise Time                               | 1                                                                         |                                                          |     | 19    | -     | ns   |
| t <sub>d(off)</sub> | Turn-Off Delay Time                     |                                                                           |                                                          | -   | 27    | -     | ns   |
| t <sub>f</sub>      | Fall Time                               |                                                                           |                                                          | _   | 23    | -     | ns   |
| t <sub>off</sub>    | Turn-Off Time                           |                                                                           |                                                          | _   | -     | 74    | ns   |
| RAIN-SOUR           | CE DIODE CHARACTERISTICS                |                                                                           |                                                          |     |       |       |      |
| V <sub>SD</sub>     | Source to Drain Diode Voltage           | I <sub>SD</sub> = 12 A<br>I <sub>SD</sub> = 6 A                           |                                                          | _   | _     | 1.25  | V    |
|                     |                                         |                                                                           |                                                          | _   | -     | 1.0   | V    |
| t <sub>rr</sub>     | Reverse Recovery Time                   | I <sub>SD</sub> = 12 A, dI <sub>SD</sub> /dt = 100 A/μs                   |                                                          | -   | -     | 82    | ns   |
| Q <sub>rr</sub>     | Reverse Recovery Charge                 |                                                                           |                                                          | _   | -     | 204   | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1. Starting  $T_J = 25^{\circ}C$ , L = 0.2 mH,  $I_{AS} = 30$  A.

# **Typical Characteristics** ( $T_C = 25^{\circ}C$ unless otherwise noted)



40 (4) 30 20 20 25 50 75 100 125 150 175 T<sub>C</sub>, CASE TEMPERATURE (°C)

Figure 1. Normalized Power Dissipation vs.

Ambient Temperature

Figure 2. Maximum Continuous Drain Current vs. Case Temperature



Figure 3. Normalized Maximum Transient Thermal Impedance



Figure 4. Peak Current Capability

### Typical Characteristics (T<sub>C</sub> = 25°C unless otherwise noted)



NOTE: Refer to ON Semiconductor Application Notes AN7514 and AN7515

Figure 5. Forward Bias Safe Operating Area

Figure 6. Unclamped Inductive Switching Capability





Figure 7. Transfer Characteristics

Figure 8. Saturation Characteristics





Figure 9. Drain to Source On Resistance vs. Drain Current

Figure 10. Normalized Drain to Source On Resistance vs. Junction Temperature

# **Typical Characteristics** ( $T_C = 25^{\circ}C$ unless otherwise noted)



Figure 11. Normalized Gate Threshold Voltage vs.
Junction Temperature



Figure 12. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature



Figure 13. Capacitance vs. Drain to Source Voltage



Figure 14. Gate Charge Waveforms for Constant Gate

# **Test Circuits and Waveforms**



Figure 15. Unclamped Energy Test Circuit



Figure 16. Unclamped Energy Waveforms



Figure 17. Gate Charge Test Circuit



Figure 18. Gate Charge Waveforms



Figure 19. Switching Time Test Circuit



Figure 20. Switching Time Waveforms

### **PSPICE Electrical Model**



Note: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.

### SABER Electrical Model

```
rev June 11, 2002
template FDB42AN15A0 n2,n1,n3
electrical n2,n1,n3
var i iscl
dp..model dbodymod = (isl=2.4e-11,nl=1.08,rs=4.2e-3,trs1=2.2e-3,trs2=2.5e-9,cjo=1.35e-9,m=6.3e-1,tt=4.8e-8,xti=3.9)
dp..model dbreakmod = (rs=1.5e-1,trs1=1e-3,trs2=-8.9e-6)
dp..model dplcapmod = (cjo=.43e-9,isl=10e-30,nl=10,m=0.66)
m..model mmedmod = (type=_n,vto=3.5,kp=4,is=1e-30, tox=1)
m..model mstrongmod = (type=_n,vto=4.0,kp=70,is=1e-30, tox=1)
m..model mweakmod = (type=_n,vto=3.12,kp=0.06,is=1e-30, tox=1,rs=.1)
                                                                                                                      LDRAIN
sw vcsp..model s1amod = (ron=1e-5,roff=0.1,von=-4,voff=-1.5)
                                                                            DPLCAP
                                                                                                                               DRAIN
sw_vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-1.5,voff=-4)
                                                                        10
sw_vcsp..model s2amod = (ron=1e-5,roff=0.1,von=-1,voff=0.5)
                                                                                                                     RLDRAIN
sw vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=0.5,voff=-1)
                                                                                        RSLC1
c.ca n12 n8 = 6.0e-10
                                                                                       51
                                                                          RSLC2 ₹
c.cb n15 n14 = 8e-10
c.cin n6 n8 = 2.1e-9
                                                                                          ISCL
                                                                                                    DBREAK 3
dp.dbody n7 n5 = model=dbodymod
                                                                                        RDRAIN
dp.dbreak n5 n11 = model=dbreakmod
                                                                  ESG
                                                                                                                   DBODY
dp.dplcap n10 n5 = model=dplcapmod
                                                                             FVTHRFS
                                                                               19
                                                                                                      MWEAK
                                                LGATE
                                                                EVTEMP
spe.ebreak n11 n7 n17 n18 = 159.5
                                                         RGATE
                                                                  18
22
spe.eds n14 n8 n5 n8 = 1
                                                                                                      EBREAK
                                                                                              MMED
spe.eqs n13 n8 n6 n8 = 1
                                                                                  MSTRO
spe.esg n6 n10 n6 n8 = 1
                                               RLGATE
                                                                                                                     LSOURCE
spe.evthres n6 n21 n19 n8 = 1
                                                                                  CIN
                                                                                                                              SOURCE
spe.evtemp n20 n6 n18 n22 = 1
                                                                                                   RSOURCE
                                                                                                                    RLSOURCE
i.it n8 n17 = 1
                                                                                                         RBREAK
                                                                          14
13
l.lgate n1 n9 = 4.81e-9
I.ldrain n2 n5 = 1.0e-9
                                                                                                                   RVTEMP
                                                                          o S2B
I.lsource n3 n7 = 4.63e-9
                                                                 S<sub>1</sub>B
                                                                                  CB
                                                                                                                   19
                                                                                                    IT
                                                                                       14
res.rlgate n1 n9 = 48.1
                                                                                                                     VBAT
res.rldrain n2 n5 = 10
                                                                    EGS
                                                                              EDS
res.rlsource n3 n7 = 46.3
m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u
                                                                                                         RVTHRES
m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u
m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u
res.rbreak n17 n18 = 1, tc1=1e-3,tc2=-15e-7
res.rdrain n50 n16 = 14e-3, tc1=1.7e-2.tc2=4e-5
res.rgate n9 n20 = 1.36
res.rslc1 n5 n51 = 1e-6, tc1=2.5e-3,tc2=1e-6
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7 = 20e-3, tc1=1e-3,tc2=1e-6
res.rvthres n22 n8 = 1, tc1=-5.3e-3,tc2=-1.5e-5
res.rvtemp n18 n19 = 1, tc1=-2.7e-3,tc2=1e-6
sw vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw vcsp.s1b n13 n12 n13 n8 = model=s1bmod
sw vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc=1
equations {
i (n51->n50) +=iscl
iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/65))**3))
```

### SPICE Thermal Model

REV 23 June 11, 2002

FDB42AN15A0\_Thermal

CTHERM1 TH 6 2e-3
CTHERM2 6 5 4.5e-3
CTHERM3 5 4 7e-3
CTHERM4 4 3 3e-2
CTHERM5 3 2 4e-2
CTHERM6 2 TL 8.5e-1

RTHERM1 TH 6 6.2e-2
RTHERM2 6 5 8.2e-2
RTHERM3 5 4 9.2e-2
RTHERM4 4 3 9.7e-2
RTHERM5 3 2 0.2
RTHERM6 2 TL 0.22

### **SABER Thermal Model**

SABER thermal model FDB42AN15A0\_Thermal template thermal\_model th tl thermal\_c th, tl  $\{$  ctherm.ctherm1 th 6 =2e-3 ctherm.ctherm2 6 5 =4.5e-3 ctherm.ctherm3 5 4 =7e-3 ctherm.ctherm3 5 4 =7e-3 ctherm.ctherm4 4 3 =3e-2 ctherm.ctherm5 3 2 =4e-2 ctherm.ctherm6 2 tl =8.5e-1 rtherm.rtherm1 th 6 =6.2e-2 rtherm.rtherm2 6 5 =8.2e-2 rtherm.rtherm3 5 4 =9.2e-2 rtherm.rtherm4 4 3 =9.7e-2 rtherm.rtherm5 3 2 =0.2

rtherm.rtherm6 2 tl =0.22}



### PACKAGE MARKING AND ORDERING INFORMATION

| Device      | Device Marking | Package | Reel Size | Tape Width | Quantity         |
|-------------|----------------|---------|-----------|------------|------------------|
| FDP42AN15A0 | FDP42AN15A0    | TO-220  | Tube      | N/A        | 800 Units / Tube |

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.





### TO-220-3LD CASE 340AT ISSUE B

#### **DATE 08 AUG 2022**



| DOCUMENT NUMBER: | 98AON13818G | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TO-220-3LD  |                                                                                                                                                                                    | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales