

# <u>MOSFET</u> – N-Channel, QFET

## 100 V, 70 A, 23 m $\Omega$

## **FQA70N10**

## **Description**

This N-Channel enhancement mode power MOSFET is produced using onsemi's proprietary planar stripe and DMOS technology. This advanced MOSFET technology has been especially tailored to reduce on-state resistance, and to provide superior switching performance and high avalanche energy strength. These devices are suitable for switched mode power supplies, audio amplifier, DC motor control, and variable switching power applications.

#### **Features**

- 70 A, 100 V,  $R_{DS(on)} = 23 \text{ m}\Omega$  (Max.) @  $V_{GS} = 10 \text{ V}$ ,  $I_D = 35 \text{ A}$
- Low Gate Charge (Typ. 85 nC)
- Low C<sub>rss</sub> (Typ. 150 pF)
- 100% Avalanche Tested
- 175 °C Maximum Junction Temperature Rating
- This is a Pb-Free Device

## ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol                            | Parameter                                                                                 | Value          | Unit      |
|-----------------------------------|-------------------------------------------------------------------------------------------|----------------|-----------|
| V <sub>DSS</sub>                  | Drain to Source Voltage                                                                   | 100            | V         |
| I <sub>D</sub>                    | Drain Current –Continuous ( $T_C = 25^{\circ}C$ )<br>–Continuous ( $T_C = 100^{\circ}C$ ) | 70<br>49.5     | A<br>A    |
| I <sub>DM</sub>                   | Drain Current -Pulsed (Note 1)                                                            | 280            | Α         |
| V <sub>GSS</sub>                  | Gate-Source Voltage                                                                       | ±25            | V         |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy (Note 2)                                                   | 1300           | mJ        |
| I <sub>AR</sub>                   | Avalanche Current (Note 1)                                                                | 70             | Α         |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy (Note 1)                                                      | 21.4           | mJ        |
| dv/dt                             | Peak Diode Recovery dv/dt (Note 3)                                                        | 6.0            | V/ns      |
| P <sub>D</sub>                    | Power Dissipation (T <sub>C</sub> = 25°C)  -Derate Above 25°C                             | 214<br>1.43    | W<br>W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range                                                   | –55 to<br>+175 | °C        |
| TL                                | Maximum Lead Temperature for Soldering Purposes, 1/8" from Case for 5 seconds             | 300            | °C        |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1

- 1. Repetitive Rating: Pulse width limited by maximum junction temperature. 
  2. L = 0.4 mH,  $I_{AS}$  = 70 A,  $V_{DD}$  = 25 V,  $R_{G}$  = 25  $\Omega$ , Starting  $T_{J}$  = 25 °C. 
  3.  $I_{SD} \le 70$  A,  $I_{J} \le 70$

| V <sub>DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |  |
|------------------|-------------------------|--------------------|--|
| 100 V            | 23 mΩ @ 10 V            | 70 A               |  |



N-CHANNEL MOSFET



TO-3P-3LD CASE 340BZ

#### **MARKING DIAGRAM**



FQA70N10 YWW

= Specific Device Code

= Assembly Location = Date Code (Year & Week)

ZZ = Assembly Lot

## **ORDERING INFORMATION**

| Device   | Package                | Shipping         |
|----------|------------------------|------------------|
| FQA70N10 | TO-3P-3LD<br>(Pb-Free) | 450 Units / Tube |

## THERMAL CHARACTERISTICS

| Symbol          | Parameter                                     | Value | Unit |
|-----------------|-----------------------------------------------|-------|------|
| $R_{	heta JC}$  | Thermal Resistance, Junction-to-Case, Max.    | 0.7   | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient, Max. | 40    | °C/W |

## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol                           | Parameter                                             | Test Condition                                                                       | Min | Тур   | Max   | Unit |
|----------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-------|-------|------|
| FF CHARA                         | ACTERISTICS                                           | •                                                                                    | •   | •     | •     |      |
| BV <sub>DSS</sub>                | Drain-Source Breakdown Voltage                        | I <sub>D</sub> = 250 μA, V <sub>GS</sub> = 0 V                                       | 100 | -     | _     | V    |
| $\Delta BV_{DSS} / \Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient          | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                              | -   | 0.1   | -     | V/°C |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current                       | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V                                       | _   | -     | 1     | μΑ   |
|                                  |                                                       | V <sub>DS</sub> = 80 V, T <sub>C</sub> = 150°C                                       | -   | -     | 10    | μΑ   |
| I <sub>GSSF</sub>                | Gate-Body Leakage Current, Forward                    | V <sub>GS</sub> = 25 V, V <sub>DS</sub> = 0 V                                        | -   | -     | 100   | nA   |
| I <sub>GSSR</sub>                | Gate-Body Leakage Current, Reverse                    | $V_{GS} = -25 \text{ V}, V_{DS} = 0 \text{ V}$                                       | -   | -     | -100  | nA   |
| N CHARA                          | CTERISTICS                                            | •                                                                                    |     |       |       |      |
| V <sub>GS(th)</sub>              | Gate Threshold Voltage                                | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                                   | 2.0 | _     | 4.0   | V    |
| R <sub>DS(on)</sub>              | Static Drain-Source On-Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 35 A                                        | -   | 0.019 | 0.023 | Ω    |
| 9FS                              | Forward Transconductance                              | V <sub>DS</sub> = 40 V, I <sub>D</sub> = 35 A                                        | -   | 48    | _     | S    |
| YNAMIC C                         | HARACTERISTICS                                        |                                                                                      |     |       |       |      |
| C <sub>iss</sub>                 | Input Capacitance                                     | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz                           | -   | 2500  | 3300  | pF   |
| C <sub>oss</sub>                 | Output Capacitance                                    |                                                                                      | -   | 720   | 940   | pF   |
| C <sub>rss</sub>                 | Reverse Transfer Capacitance                          | 1                                                                                    | -   | 150   | 200   | pF   |
| WITCHING                         | CHARACTERISTICS                                       |                                                                                      |     |       |       |      |
| t <sub>d(on)</sub>               | Turn-On Delay Time                                    | $V_{DD}$ = 50 V, $I_{D}$ = 70 A, $R_{G}$ = 25 $\Omega$ (Note 4)                      | _   | 30    | 70    | ns   |
| t <sub>r</sub>                   | Turn-On Rise Time                                     |                                                                                      | -   | 470   | 950   | ns   |
| t <sub>d(off)</sub>              | Turn-Off Delay Time                                   |                                                                                      | -   | 130   | 270   | ns   |
| t <sub>f</sub>                   | Turn-Off Fall Time                                    |                                                                                      | -   | 160   | 330   | ns   |
| Qg                               | Total Gate Charge                                     | V <sub>DS</sub> = 80 V, I <sub>D</sub> = 70 A,<br>V <sub>GS</sub> = 10 V<br>(Note 4) | -   | 85    | 110   | nC   |
| Q <sub>gs</sub>                  | Gate-Source Charge                                    |                                                                                      | -   | 16    | -     | nC   |
| Q <sub>gd</sub>                  | Gate-Drain Charge                                     |                                                                                      | -   | 42    | -     | nC   |
| RAIN-SOU                         | RCE DIODE CHARACTERISTICS AND M                       | MAXIMUM RATINGS                                                                      |     |       |       |      |
| IS                               | Maximum Continuous Drain-Source Diode Forward Current |                                                                                      | -   | -     | 70    | Α    |
| I <sub>SM</sub>                  | Maximum Pulsed Drain-Source Diode Forward Current     |                                                                                      | -   | -     | 280   | Α    |
| V <sub>SD</sub>                  | Drain-Source Diode Forward Voltage                    | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 70 A                                         | -   | -     | 1.5   | V    |
| t <sub>rr</sub>                  | Reverse Recovery Time                                 | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 70 A,                                        | -   | 110   | -     | ns   |
| Q <sub>rr</sub>                  | Reverse Recovery Charge                               | dl <sub>F</sub> /dt = 100 A/μs                                                       | _   | 430   | _     | μС   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Essentially Independent of Operating Temperature.

## TYPICAL CHARACTERISTICS (continued)



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage



Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature



Figure 5. Capacitance Characteristics



Figure 6. Gate Charge Characteristics

## **TYPICAL CHARACTERISTICS**



Figure 7. Breakdown Voltage Variation vs. Temperature



Figure 8. On-Resistance Variation vs. Temperature



Figure 9. Maximum Safe Operating Area



Figure 10. Maximum Drain Current vs. Case Temperature



Figure 11. Transient Thermal Response Curve



Figure 12. Gate Charge Test Circuit & Waveform



Figure 13. Resistive Switching Test Circuit & Waveforms



Figure 14. Unclamped Inductive Switching Test Circuit & Waveforms



Figure 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms

Forward Voltage Drop



## TO-3P-3LD / EIAJ SC-65, ISOLATED CASE 340BZ ISSUE O

**DATE 31 OCT 2016** 



| DOCUMENT NUMBER: | 98AON13862G                      | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TO-3P-3LD / EIAJ SC-65, ISOLATED |                                                                                                                                                                                   | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales