

# OptiMOS® - T Power-Transistor

### **Features**

- N-channel Logic Level Enhancement mode
- Automotive AEC Q101 qualified
- MSL1 up to 260°C peak reflow
- 175°C operating temperature
- Green package (lead free)
- Ultra low Rds(on)
- 100% Avalanche tested

### **Product Summary**

| $V_{\mathrm{DS}}$         | 40  | V  |
|---------------------------|-----|----|
| $R_{\mathrm{DS(on),max}}$ | 2.7 | mΩ |
| I <sub>D</sub>            | 160 | Α  |

### PG-TO263-7-3



| Туре            | Package      | Ordering Code | Marking  |  |
|-----------------|--------------|---------------|----------|--|
| IPB160N04S2L-03 | PG-TO263-7-3 | SP0002-18153  | P2N04L03 |  |



# **Maximum ratings,** at $T_j$ =25 °C, unless otherwise specified

| Parameter                           | Symbol                  | Conditions                                   | Value     | Unit |
|-------------------------------------|-------------------------|----------------------------------------------|-----------|------|
| Continuous drain current            | I <sub>D</sub>          | T <sub>C</sub> =25 °C                        | 160       | Α    |
|                                     |                         | T <sub>C</sub> =100 °C <sup>2)</sup>         | 160       |      |
| Pulsed drain current <sup>2)</sup>  | I <sub>D,pulse</sub>    | T <sub>C</sub> =25 °C                        | 640       |      |
| Avalanche energy, single pulse      | E <sub>AS</sub>         | $I_{\rm D}$ =80 A, $R_{\rm GS}$ =25 $\Omega$ | 810       | mJ   |
|                                     | $V_{GS}$                |                                              | ±20       | V    |
| Power dissipation                   | P <sub>tot</sub>        | T <sub>C</sub> =25 °C                        | 300       | W    |
| Operating and storage temperature   | $T_{\rm j},T_{\rm stg}$ |                                              | -55 175   | °C   |
| IEC climatic category; DIN IEC 68-1 |                         |                                              | 55/175/56 |      |



| Parameter                             | Symbol              | Conditions                                   | Values |      | Unit |     |
|---------------------------------------|---------------------|----------------------------------------------|--------|------|------|-----|
|                                       |                     |                                              | min.   | typ. | max. |     |
| Thermal characteristics <sup>2)</sup> |                     |                                              |        |      |      |     |
| Thermal resistance, junction - case   | $R_{\mathrm{thJC}}$ |                                              | -      | -    | 0.5  | K/W |
| SMD version, device on PCB            | $R_{\mathrm{thJA}}$ | minimal footprint                            | -      | -    | 62   |     |
|                                       |                     | 6 cm <sup>2</sup> cooling area <sup>3)</sup> | -      | -    | 40   |     |

# **Electrical characteristics,** at $T_j$ =25 °C, unless otherwise specified

### **Static characteristics**

| Drain-source breakdown voltage   | V <sub>(BR)DSS</sub> | V <sub>GS</sub> =0 V, I <sub>D</sub> =1 mA                               | 40  | 1   | -   | V  |
|----------------------------------|----------------------|--------------------------------------------------------------------------|-----|-----|-----|----|
| Gate threshold voltage           | $V_{\rm GS(th)}$     | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250 μA                | 1.2 | 1.6 | 2   |    |
| Zero gate voltage drain current  | I <sub>DSS</sub>     | V <sub>DS</sub> =40 V, V <sub>GS</sub> =0 V,<br>T <sub>j</sub> =25 °C    | -   | 0.1 | 1   | μA |
|                                  |                      | $V_{\rm DS}$ =40 V, $V_{\rm GS}$ =0 V, $T_{\rm j}$ =125 °C <sup>2)</sup> | -   | 10  | 100 |    |
| Gate-source leakage current      | I <sub>GSS</sub>     | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0 V                              | -   | 1   | 100 | nA |
| Drain-source on-state resistance | R <sub>DS(on)</sub>  | V <sub>GS</sub> =4.5 V, I <sub>D</sub> =80 A,<br>SMD version             | ı   | 2.8 | 3.7 | mΩ |
| Drain-source on-state resistance | R <sub>DS(on)</sub>  | $V_{\rm GS}$ =10 V, $I_{\rm D}$ =80 A, SMD version                       | -   | 2.0 | 2.7 |    |



| Parameter                                 | Symbol Conditions    | Values                                                                                |      |      | Unit |    |
|-------------------------------------------|----------------------|---------------------------------------------------------------------------------------|------|------|------|----|
|                                           |                      |                                                                                       | min. | typ. | max. |    |
| Dynamic characteristics <sup>2)</sup>     |                      |                                                                                       |      |      |      |    |
| Input capacitance                         | Ciss                 |                                                                                       | -    | 6000 | -    | pF |
| Output capacitance                        | C oss                | V <sub>GS</sub> =0 V, V <sub>DS</sub> =15 V,<br>f=1 MHz                               | -    | 2200 | -    |    |
| Reverse transfer capacitance              | C <sub>rss</sub>     |                                                                                       | 1    | 700  | -    |    |
| Turn-on delay time                        | $t_{d(on)}$          |                                                                                       | 1    | 20   | -    | ns |
| Rise time                                 | t <sub>r</sub>       | $V_{\rm DD}$ =20 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =160 A, $R_{\rm G}$ =1.1 $\Omega$ | 1    | 51   | -    |    |
| Turn-off delay time                       | $t_{d(off)}$         |                                                                                       | 1    | 75   | -    |    |
| Fall time                                 | t <sub>f</sub>       |                                                                                       | -    | 30   | -    |    |
| Gate Charge Characteristics <sup>2)</sup> |                      |                                                                                       |      |      |      |    |
| Gate to source charge                     | Q <sub>gs</sub>      | V <sub>DD</sub> =32 V, I <sub>D</sub> =160 A,<br>V <sub>GS</sub> =0 to 5 V            | -    | 20   | 28   | nC |
| Gate to drain charge                      | $Q_{gd}$             |                                                                                       | 1    | 46   | 90   |    |
| Gate charge total                         | Q <sub>g</sub>       |                                                                                       | 1    | 163  | 230  |    |
| Gate plateau voltage                      | V <sub>plateau</sub> |                                                                                       | 1    | 3.4  | -    | V  |
| Reverse Diode                             |                      |                                                                                       |      |      |      |    |
| Diode continuous forward current          | Is                   | - 7 <sub>С</sub> =25 °С                                                               | -    | -    | 160  | А  |
| Diode pulse current                       | I <sub>S,pulse</sub> |                                                                                       | -    | -    | 640  |    |
| Diode forward voltage                     | V <sub>SD</sub>      | V <sub>GS</sub> =0 V, I <sub>F</sub> =80 A,<br>T <sub>j</sub> =25 °C                  | -    | 0.84 | 1.3  | V  |

 $<sup>^{1)}</sup>$  Current is limited by bondwire; with an  $R_{\rm thJC}$  = 0.5K/W the chip is able to carry 243A at 25°C. For detailed information see Application Note ANPS071E at www.infineon.com/optimos

<sup>&</sup>lt;sup>2)</sup> Defined by design. Not subject to production test.

 $<sup>^{3)}</sup>$  Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm $^{2}$  (one layer, 70  $\mu$ m thick) copper area for drain connection. PCB is vertical in still air.



### 1 Power dissipation

# $P_{\text{tot}}$ =f( $T_{\text{C}}$ )

# 300 250 200 200 100 50 0 50 100 150 200 T<sub>c</sub> [°C]

### 2 Drain current



# 3 Safe operating area

 $I_D$ =f( $V_{DS}$ );  $T_C$ =25 °C; D=0

parameter:  $t_p$ 



### 4 Max. transient thermal impedance

 $Z_{thJC}$ =f( $t_p$ )

parameter:  $D = t_p/T$ 





# 5 Typ. output characteristics

 $I_D = f(V_{DS}); T_j = 25 °C$ 

parameter:  $V_{\rm GS}$ 



# 6 Typ. drain-source on resistance

 $R_{DS(on)}=f(I_D); T_j=25 °C$ 

parameter: V<sub>GS</sub>



# 7 Typ. transfer characteristics

 $I_D = f(V_{GS}); |V_{DS}| > 2|I_D|R_{DS(on)max}$ 

parameter: T<sub>i</sub>



# 8 Typ. forward transconductance

$$g_{fs}$$
=f( $I_D$ );  $T_j$ =25 °C





# 9 Drain-source on-state resistance

 $R_{DS(on)}$ =f( $T_i$ );  $I_D$ =60 A;  $V_{GS}$ =10 V

# Total (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100)

### 10 Typ. gate threshold voltage

 $V_{GS(th)}$ =f( $T_j$ );  $V_{GS}$ = $V_{DS}$ 

parameter:  $I_D$ 



# 11 Typ. capacitances

 $C = f(V_{DS}); V_{GS} = 0 V; f = 1 MHz$ 



# 12 Typ. Forward characteristics of reverse diode

 $I_F = f(V_{SD})$ 

parameter: T<sub>i</sub>





# 13 Typ. avalanche energy

# $E_{AS}$ =f(T<sub>J</sub>)

parameter:  $I_D$ =80A,  $V_{DD}$ =25V



### 14 Typ. gate charge

 $V_{GS}$ =f( $Q_{gate}$ );  $I_D$ =160A pulsed

parameter:  $V_{\mathrm{DD}}$ 



### 15 Drain-source breakdown voltage

 $V_{BR(DSS)}$ =f( $T_j$ );  $I_D$ =1 mA



# 16 Gate charge waveforms





Published by
Infineon Technologies AG
Bereich Kommunikation
St.-Martin-Straße 53
D-81541 München
© Infineon Technologies AG 2004
All Rights Reserved.

· Pb-free lead plating; RoHS compliant

### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

### Information

For further information on technology, delivery terms and conditions and prices, please contact your nearest Infineon Technologies office in Germany or our Infineon Technologies representatives worldwide (see address list).

### Warnings

Infineon Technologies' components may only be used in life-support devices or systems with the expressed written approval of Infineon Technologies if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.