

# **Applications**

- Brushed Motor drive applications
- BLDC Motor drive applications
- PWM Inverterized topologies
- · Battery powered circuits
- Half-bridge and full-bridge topologies
- Electronic ballast applications
- Synchronous rectifier applications
- Resonant mode power supplies
- OR-ing and redundant power switches
- DC/DC and AC/DC converters

### **Benefits**

- Improved Gate, Avalanche and Dynamic dV/dt Ruggedness
- Fully Characterized Capacitance and Avalanche SOA
- Enhanced body diode dV/dt and dI/dt Capability
- Lead-Free
- Halogen Free





| V <sub>DSS</sub>                 | 40V           |
|----------------------------------|---------------|
| R <sub>DS(on)</sub> typ.         | 1.1m $\Omega$ |
| max.                             | 1.4m $\Omega$ |
| I <sub>D (Silicon Limited)</sub> | <b>295A</b> ① |
| I <sub>D (Package Limited)</sub> | 195A          |



| G    | D     | S      |
|------|-------|--------|
| Gate | Drain | Source |

| Dealess Ton      |                         | Standard Pack | Orderable Part Number |                       |  |
|------------------|-------------------------|---------------|-----------------------|-----------------------|--|
| Base Part Number | Package Type            | Form          | Quantity              | Orderable Part Number |  |
| IDE07407 7DDLE   | DOD-I. ZDINI            | Tube          | 50                    | IRFS7437-7PPbF        |  |
| IRFS/43/-/PPDF   | FS7437-7PPbF D2Pak-7PIN |               | 800                   | IRFS7437TRL7PP        |  |



Fig 1. Typical On-Resistance vs. Gate Voltage



Fig 2. Maximum Drain Current vs. Case Temperature



**Absolute Maximum Ratings** 

| Symbol                                  | Parameter                                                           | Max.         | Units |
|-----------------------------------------|---------------------------------------------------------------------|--------------|-------|
| I <sub>D</sub> @ T <sub>C</sub> = 25°C  | Continuous Drain Current, V <sub>GS</sub> @ 10V (Silicon Limited)   | <b>295</b> ① |       |
| I <sub>D</sub> @ T <sub>C</sub> = 100°C | Continuous Drain Current, V <sub>GS</sub> @ 10V (Silicon Limited)   | 208①         | A     |
| I <sub>D</sub> @ T <sub>C</sub> = 25°C  | Continuous Drain Current, V <sub>GS</sub> @ 10V (Wire Bond Limited) | 195          | A     |
| I <sub>DM</sub>                         | Pulsed Drain Current ②                                              | 1040         |       |
| P <sub>D</sub> @T <sub>C</sub> = 25°C   | Maximum Power Dissipation                                           | 231          | W     |
|                                         | Linear Derating Factor                                              | 1.5          | W/°C  |
| V <sub>GS</sub>                         | Gate-to-Source Voltage                                              | ± 20         | V     |
| dv/dt                                   | Peak Diode Recovery ®                                               | 3.5          | V/ns  |
| T <sub>J</sub>                          | Operating Junction and                                              | -55 to + 175 |       |
| T <sub>STG</sub>                        | Storage Temperature Range                                           |              | °C    |
|                                         | Soldering Temperature, for 10 seconds (1.6mm from case)             | 300          |       |

### **Avalanche Characteristics**

| E <sub>AS (Thermally limited)</sub> | Single Pulse Avalanche Energy ③ | 344                       | m . |
|-------------------------------------|---------------------------------|---------------------------|-----|
| E <sub>AS (Thermally limited)</sub> | Single Pulse Avalanche Energy ® | 796                       | mJ  |
| I <sub>AR</sub>                     | Avalanche Current ②             | See Fig. 14, 15, 22a, 22b | Α   |
| E <sub>AR</sub>                     | Repetitive Avalanche Energy ②   |                           | mJ  |

### **Thermal Resistance**

| Symbol          | Parameter                         | Тур. | Max. | Units |
|-----------------|-----------------------------------|------|------|-------|
| $R_{	heta JC}$  | Junction-to-Case ®                |      | 0.65 | °C/W  |
| $R_{\theta JA}$ | Junction-to-Ambient (PCB Mount) ® |      | 40   | C/VV  |

### Static @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Symbol                            | Parameter                            | Min. | Тур.  | Max. | Units | Conditions                                             |
|-----------------------------------|--------------------------------------|------|-------|------|-------|--------------------------------------------------------|
| $V_{(BR)DSS}$                     | Drain-to-Source Breakdown Voltage    | 40   |       |      | V     | $V_{GS} = 0V, I_{D} = 250\mu A$                        |
| $\Delta V_{(BR)DSS}/\Delta T_{J}$ | Breakdown Voltage Temp. Coefficient  |      | 0.035 |      | V/°C  | Reference to 25°C, I <sub>D</sub> = 1.0mA <sup>©</sup> |
| R <sub>DS(on)</sub>               | Static Drain-to-Source On-Resistance |      | 1.1   | 1.4  | mΩ    | V <sub>GS</sub> = 10V, I <sub>D</sub> = 100A ⑤         |
|                                   |                                      |      | 1.7   |      | mΩ    | $V_{GS} = 6.0V, I_{D} = 50A $ $\bigcirc$               |
| V <sub>GS(th)</sub>               | Gate Threshold Voltage               | 2.2  |       | 3.9  | V     | $V_{DS} = V_{GS}$ , $I_D = 150\mu A$                   |
| I <sub>DSS</sub>                  | Drain-to-Source Leakage Current      |      |       | 1.0  | μΑ    | $V_{DS} = 40V, V_{GS} = 0V$                            |
|                                   |                                      |      |       | 150  |       | $V_{DS} = 40V, V_{GS} = 0V, T_{J} = 125^{\circ}C$      |
| I <sub>GSS</sub>                  | Gate-to-Source Forward Leakage       |      |       | 100  | nA    | V <sub>GS</sub> = 20V                                  |
|                                   | Gate-to-Source Reverse Leakage       |      |       | -100 |       | V <sub>GS</sub> = -20V                                 |
| R <sub>G</sub>                    | Internal Gate Resistance             |      | 2.2   |      | Ω     |                                                        |

### Notes:

- ① Calculated continuous current based on maximum allowable junction temperature. Bond wire current limit is 195A. Note that current limitations arising from heating of the device leads may occur with some lead mounting arrangements. (Refer to AN-1140)
- ② Repetitive rating; pulse width limited by max. junction temperature.
- $\label{eq:limited_system} \mbox{ } \mbox{ Limited by $T_{Jmax}$, starting $T_{J}=25^{\circ}$C, $L=0.069mH$ } \\ \mbox{ $R_{G}=50\Omega$, $I_{AS}=100A$, $V_{GS}=10V$.}$
- $\bullet$  I<sub>SD</sub>  $\leq$  100A, di/dt  $\leq$  1288A/ $\mu$ s, V<sub>DD</sub>  $\leq$  V<sub>(BR)DSS</sub>, T<sub>J</sub>  $\leq$  175°C.

- $^{\circ}$  C<sub>oss</sub> eff. (TR) is a fixed capacitance that gives the same charging time as C<sub>oss</sub> while V<sub>DS</sub> is rising from 0 to 80% V<sub>DSS</sub>.
- $\odot$  C<sub>oss</sub> eff. (ER) is a fixed capacitance that gives the same energy as C<sub>oss</sub> while V<sub>DS</sub> is rising from 0 to 80% V<sub>DSS</sub>.
- When mounted on 1" square PCB (FR-4 or G-10 Material). For recommended footprint and soldering techniques refer to application note #AN-994.
- $\mathfrak{G}$  R<sub> $\theta$ </sub> is measured at T<sub>J</sub> approximately 90°C.
- $\label{eq:limited_loss} \text{$\mathbb{O}$ Limited by $T_{Jmax}$, starting $T_{J}=25^{\circ}$C, $L=0.069m$H,$R_{G}=50$\Omega$, $I_{AS}=40$A, $V_{GS}=10$V.}$



# Dynamic @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Symbol                     | Parameter                                                   | Min. | Тур. | Max. | Units | Conditions                                          |
|----------------------------|-------------------------------------------------------------|------|------|------|-------|-----------------------------------------------------|
| gfs                        | Forward Transconductance                                    | 122  |      |      | S     | $V_{DS} = 10V, I_{D} = 100A$                        |
| $Q_g$                      | Total Gate Charge                                           |      | 150  | 225  | nC    | I <sub>D</sub> = 100A                               |
| $Q_{gs}$                   | Gate-to-Source Charge                                       |      | 41   |      |       | $V_{DS} = 20V$                                      |
| $Q_{gd}$                   | Gate-to-Drain ("Miller") Charge                             |      | 51   |      |       | V <sub>GS</sub> = 10V ⑤                             |
| Q <sub>sync</sub>          | Total Gate Charge Sync. (Q <sub>g</sub> - Q <sub>gd</sub> ) |      | 99   |      |       | $I_D = 100A, V_{DS} = 20V, V_{GS} = 10V$            |
| t <sub>d(on)</sub>         | Turn-On Delay Time                                          |      | 18   |      | ns    | $V_{DD} = 20V$                                      |
| t <sub>r</sub>             | Rise Time                                                   |      | 62   |      |       | I <sub>D</sub> = 30A                                |
| t <sub>d(off)</sub>        | Turn-Off Delay Time                                         |      | 78   |      |       | $R_G = 2.7\Omega$                                   |
| t <sub>f</sub>             | Fall Time                                                   |      | 51   |      |       | V <sub>GS</sub> = 10V ⑤                             |
| C <sub>iss</sub>           | Input Capacitance                                           |      | 7437 |      | pF    | $V_{GS} = 0V$                                       |
| C <sub>oss</sub>           | Output Capacitance                                          |      | 1097 |      |       | $V_{DS} = 25V$                                      |
| C <sub>rss</sub>           | Reverse Transfer Capacitance                                |      | 748  |      |       | f = 1.0 MHz                                         |
| C <sub>oss</sub> eff. (ER) | Effective Output Capacitance (Energy Related) ②             |      | 1314 |      |       | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 0V to 32V ⑦ |
| C <sub>oss</sub> eff. (TR) | Effective Output Capacitance (Time Related)®                |      | 1735 |      |       | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 0V to 32V ® |

### **Diode Characteristics**

| Symbol           | Parameter                 | Min.     | Тур.                                                                 | Max. | Units | Conditions                                        |
|------------------|---------------------------|----------|----------------------------------------------------------------------|------|-------|---------------------------------------------------|
| Is               | Continuous Source Current |          |                                                                      | 285① | Α     | MOSFET symbol                                     |
|                  | (Body Diode)              |          |                                                                      |      |       | showing the                                       |
| I <sub>SM</sub>  | Pulsed Source Current     |          |                                                                      | 1040 | Α     | integral reverse                                  |
|                  | (Body Diode) ②            |          |                                                                      |      |       | p-n junction diode.                               |
| $V_{SD}$         | Diode Forward Voltage     |          | 1.0                                                                  | 1.3  | ٧     | $T_J = 25$ °C, $I_S = 100$ A, $V_{GS} = 0$ V (S)  |
| t <sub>rr</sub>  | Reverse Recovery Time     |          | 37                                                                   |      | ns    | $T_J = 25^{\circ}C$ $V_R = 34V$ ,                 |
|                  |                           |          | 38                                                                   |      |       | $T_J = 125^{\circ}C$ $I_F = 100A$                 |
| Q <sub>rr</sub>  | Reverse Recovery Charge   |          | 34                                                                   |      | nC    | $T_J = 25^{\circ}C$ di/dt = 100A/ $\mu$ s $\odot$ |
|                  |                           |          | 36                                                                   |      |       | T <sub>J</sub> = 125°C                            |
| I <sub>RRM</sub> | Reverse Recovery Current  |          | 1.8                                                                  |      | Α     | T <sub>J</sub> = 25°C                             |
| t <sub>on</sub>  | Forward Turn-On Time      | Intrinsi | Intrinsic turn-on time is negligible (turn-on is dominated by LS+LD) |      |       |                                                   |





Fig 3. Typical Output Characteristics



Fig 5. Typical Transfer Characteristics



Fig 7. Typical Capacitance vs. Drain-to-Source Voltage



Fig 4. Typical Output Characteristics



Fig 6. Normalized On-Resistance vs. Temperature



Fig 8. Typical Gate Charge vs. Gate-to-Source Voltage





Fig 9. Typical Source-Drain Diode Forward Voltage



Fig 11. Drain-to-Source Breakdown Voltage



Fig 10. Maximum Safe Operating Area



Fig 12. Typical C<sub>OSS</sub> Stored Energy



Fig 13. Typical On-Resistance vs. Drain Current





Fig 14. Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig 15. Typical Avalanche Current vs. Pulsewidth



Fig 16. Maximum Avalanche Energy vs. Temperature

# Notes on Repetitive Avalanche Curves, Figures 14, 15: (For further info, see AN-1005 at www.irf.com)

- Avalanche failures assumption:
   Purely a thermal phenomenon and failure occurs at a temperature far in excess of T<sub>imax</sub>. This is validated for every part type.
- 2. Safe operation in Avalanche is allowed as long asT<sub>jmax</sub> is not exceeded.
- 3. Equation below based on circuit and waveforms shown in Figures 16a, 16b.
- 4. P<sub>D (ave)</sub> = Average power dissipation per single avalanche pulse.
- BV = Rated breakdown voltage (1.3 factor accounts for voltage increase during avalanche).
- 6. I<sub>av</sub> = Allowable avalanche current.
- 7.  $\Delta T$  = Allowable rise in junction temperature, not to exceed  $T_{jmax}$  (assumed as 25°C in Figure 14, 15).

 $t_{av}$  = Average time in avalanche.

 $D = Duty cycle in avalanche = t_{av} \cdot f$ 

 $Z_{th,IC}(D, t_{av})$  = Transient thermal resistance, see Figures 13)

$$\begin{split} P_{D~(ave)} &= 1/2~(~1.3 \cdot BV \cdot I_{av}) = \triangle T/~Z_{thJC} \\ I_{av} &= 2\triangle T/~[1.3 \cdot BV \cdot Z_{th}] \\ E_{AS~(AR)} &= P_{D~(ave)} \cdot t_{av} \end{split}$$





Fig 17. Threshold Voltage vs. Temperature



Fig. 19 - Typical Recovery Current vs. dif/dt



Fig. 18 - Typical Recovery Current vs.  $di_{f}/dt$ 



Fig. 20 - Typical Stored Charge vs. dif/dt



Fig. 21 - Typical Stored Charge vs. dif/dt



Fig 22. Peak Diode Recovery dv/dt Test Circuit for N-Channel HEXFET® Power MOSFETs



Fig 22a. Unclamped Inductive Test Circuit



Fig 23a. Switching Time Test Circuit



Fig 24a. Gate Charge Test Circuit



Fig 22b. Unclamped Inductive Waveforms



Fig 23b. Switching Time Waveforms



Fig 24b. Gate Charge Waveform



# D<sup>2</sup>Pak - 7 Pin Package Outline

Dimensions are shown in millimeters (inches)





| S<br>Y<br>M | DIMENSIONS |             |      |        |                  |  |
|-------------|------------|-------------|------|--------|------------------|--|
| В           | MILLIM     | MILLIMETERS |      | inches |                  |  |
| 0           | MIN.       | MAX.        | MIN. | MAX.   | O<br>T<br>E<br>S |  |
| Α           | 4.06       | 4.83        | .160 | .190   |                  |  |
| A1          | _          | 0.254       | _    | .010   |                  |  |
| Ь           | 0.51       | 0.99        | .020 | .036   |                  |  |
| b1          | 0.51       | 0.89        | .020 | .032   | 5                |  |
| С           | 0.38       | 0.74        | .015 | .029   |                  |  |
| с1          | 0.38       | 0.58        | .015 | .023   | 5                |  |
| c2          | 1.14       | 1.65        | .045 | .065   |                  |  |
| D           | 8,38       | 9.65        | .330 | .380   | 3                |  |
| D1          | 6.86       | 7.42        | .270 | .292   | 4                |  |
| E           | 9.65       | 10.54       | .380 | .415   | 3,4              |  |
| E1          | 6.22       | 8.48        | .245 | .334   | 4                |  |
| е           | 1.27       | BSC         | .050 | BSC    |                  |  |
| Н           | 14.61      | 15.88       | .575 | .625   |                  |  |
| L           | 1.78       | 2.79        | .070 | .110   |                  |  |
| L1          | _          | 1.68        | _    | .066   | 4                |  |
| L2          | _          | 1.78        | _    | .070   |                  |  |
| L3          | 0.25       | BSC         | .010 | BSC    |                  |  |

### NOTES:

- 1. DIMENSIONING AND TOLERANCING AS PER ASME Y14.5M-1994
- 2. DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].
- 3. DIMENSION D & E DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.127 [.005"] PER SIDE. THESE DIMENSIONS ARE MEASURED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY AT DATUM H.
- 4. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSION E, L1, D1 & E1.
- 5. DIMENSION 61 AND c1 APPLY TO BASE METAL ONLY.
  - 6. DATUM A & B TO BE DETERMINED AT DATUM PLANE H.
  - 7. CONTROLLING DIMENSION: INCH.
- 8. OUTLINE CONFORMS TO JEDEC OUTLINE TO-263CB. EXCEPT FOR DIMS. E, E1 & D1.

Note: For the most current drawing please refer to IR website at: <a href="http://www.irf.com/package/">http://www.irf.com/package/</a>



# D<sup>2</sup>Pak - 7 Pin Part Marking Information



# D<sup>2</sup>Pak - 7 Pin Tape and Reel

NOTES, TAPE & REEL, LABELLING:

- 1. TAPE AND REEL.
  - 1,1 REEL SIZE 13 INCH DIAMETER.
  - 1.2 EACH REEL CONTAINING 800 DEVICES.
  - 1.3 THERE SHALL BE A MINIMUM OF 42 SEALED POCKETS CONTAINED IN THE LEADER AND A MINIMUM OF 15 SEALED POCKETS IN THE TRAILER.
  - 1.4 PEEL STRENGTH MUST CONFORM TO THE SPEC. NO. 71-9667.
  - 1.5 PART ORIENTATION SHALL BE AS SHOWN BELOW.
  - 1.6 REEL MAY CONTAIN A MAXIMUM OF TWO UNIQUE LOT CODE/DATE CODE COMBINATIONS.
    REWORKED REELS MAY CONTAIN A MAXIMUM OF THREE UNIQUE LOT CODE/DATE CODE COMBINATIONS.
    HOWEVER, THE LOT CODES AND DATE CODES WITH THEIR RESPECTIVE QUANTITIES SHALL APPEAR ON THE BAR CODE LABEL FOR THE AFFECTED REEL.



- 2. LABELLING (REEL AND SHIPPING BAG).
  - 2.1 CUST, PART NUMBER (BAR CODE): IRFXXXXSTRL-7P
  - 2.2 CUST. PART NUMBER (TEXT CODE): IRFXXXXSTRL-7P
  - 2.3 I.R. PART NUMBER: IRFXXXXSTRL-7P
  - 2.4 QUANTITY:
  - 2.5 VENDOR CODE: IR
  - 2.6 LOT CODE:
  - 2.7 DATE CODE:



Note: For the most current drawing please refer to IR website at: http://www.irf.com/package/



### Qualification information†

| Qualification level        | Industrial <sup>††</sup>                      |                                           |  |  |
|----------------------------|-----------------------------------------------|-------------------------------------------|--|--|
| Qualification level        | (per JEDEC JESD47F <sup>†††</sup> guidelines) |                                           |  |  |
| Moisture Sensitivity Level | D²Pak-7PIN                                    | MS L 1                                    |  |  |
| Moisture Sensitivity Level | D-Pak-/PIN                                    | (per JE DE C J-S TD-020D <sup>†††</sup> ) |  |  |
| RoHS compliant             | Yes                                           |                                           |  |  |

† Qualification standards can be found at International Rectifier's web site: http://www.irf.com/product-info/reliability/

†† Higher qualification ratings may be available should the user have such requirements. Please contact your International Rectifier sales representative for further information: http://www.irf.com/whoto-call/salesrep/ ††† Applicable version of JEDEC standard at the time of product release.

## **Revision History**

| Date                                                        | Comment                                                                                                                                        |  |  |  |  |  |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 4/30/2014 • Updated data sheet based on corporate template. |                                                                                                                                                |  |  |  |  |  |
| Updated package outline and part marking on page 9 & 10.    |                                                                                                                                                |  |  |  |  |  |
| 2/19/2015                                                   | ● Updated E <sub>AS (L=1mH)</sub> = 796mJ on page 2                                                                                            |  |  |  |  |  |
| 2/19/2013                                                   | • Updated note 10 "Limited by $T_{Jmax}$ , starting $T_J = 25$ °C, $L = 1$ mH, $R_G = 50\Omega$ , $I_{AS} = 40$ A, $V_{GS} = 10$ V". on page 2 |  |  |  |  |  |



IR WORLD HEADQUARTERS: 101 N. Sepulveda Blvd., El Segundo, California 90245, USA To contact International Rectifier, please visit <a href="http://www.irf.com/whoto-call/">http://www.irf.com/whoto-call/</a>

### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.