

# OptiMOS<sup>™</sup>-T2 Power-Transistor





#### **Product Summary**

| $V_{ m DS}$               | 40  | V  |
|---------------------------|-----|----|
| $R_{\mathrm{DS(on),max}}$ | 7.2 | mΩ |
| I <sub>D</sub>            | 50  | Α  |

#### **Features**

- Dual N-channel Logic Level Common Drain Enhancement mode
- AEC qualified
- MSL1 up to 260°C peak reflow
- 175°C operating temperature
- Green Product (RoHS compliant)
- 100% Avalanche tested







| Туре           | Package        | Marking |
|----------------|----------------|---------|
| ITD50N04S4L-07 | PG-TO252-5-311 | 4T04L07 |

**Maximum ratings,** at  $T_j$ =25 °C, unless otherwise specified <sup>4)</sup>

| Parameter                                    | Symbol                  | Conditions                                    | Value     | Unit |
|----------------------------------------------|-------------------------|-----------------------------------------------|-----------|------|
| Continuous drain current <sup>1)</sup>       | I <sub>D</sub>          | T <sub>C</sub> =25°C, V <sub>GS</sub> =10V    | 50        | А    |
|                                              |                         | $T_{\rm C}$ =100°C, $V_{\rm GS}$ =10 $V^{2)}$ | 42        |      |
| Pulsed drain current <sup>2)</sup>           | I <sub>D,pulse</sub>    | T <sub>C</sub> =25°C                          | 200       |      |
| Avalanche energy, single pulse <sup>2)</sup> | E <sub>AS</sub>         | I <sub>D</sub> =25A                           | 45        | mJ   |
| Avalanche current, single pulse              | IAS                     | -                                             | 50        | Α    |
| Gate source voltage                          | $V_{GS}$                | -                                             | +20/-16   | V    |
| Power dissipation                            | $P_{\text{tot}}$        | T <sub>C</sub> =25°C                          | 46        | W    |
| Operating and storage temperature            | $T_{\rm j},T_{\rm stg}$ | -                                             | -55 +175  | °C   |
| IEC climatic category; DIN IEC 68-1          | -                       | -                                             | 55/175/56 |      |



| Parameter                                 | Symbol              | Conditions                                   | Values |      | Unit |     |
|-------------------------------------------|---------------------|----------------------------------------------|--------|------|------|-----|
|                                           |                     |                                              | min.   | typ. | max. |     |
| Thermal characteristics <sup>2), 4)</sup> |                     |                                              |        |      |      |     |
| Thermal resistance, junction - case       | $R_{\mathrm{thJC}}$ | -                                            | -      | -    | 3.2  | K/W |
| SMD version, device on PCB                | $R_{thJA}$          | minimal footprint                            | -      | -    | 62   |     |
|                                           |                     | 6 cm <sup>2</sup> cooling area <sup>3)</sup> | -      | -    | 40   |     |

## **Electrical characteristics,** at $T_j$ =25 °C, unless otherwise specified

## Static characteristics 4)

| Drain-source breakdown voltage   | $V_{(BR)DSS}$         | $V_{\rm GS}$ =0V, $I_{\rm D}$ = 1mA                                   | 40  | -    | -    | V  |
|----------------------------------|-----------------------|-----------------------------------------------------------------------|-----|------|------|----|
| Gate threshold voltage           | $V_{\rm GS(th)}$      | $V_{\rm DS}=V_{\rm GS}, I_{\rm D}=18\mu{\rm A}$                       | 1.2 | 1.7  | 2.2  |    |
| Zero gate voltage drain current  | I <sub>DSS</sub>      | $V_{\rm DS}$ =40V, $V_{\rm GS}$ =0V, $T_{\rm j}$ =25°C                | -   | 0.01 | 1    | μA |
|                                  |                       | $V_{\rm DS}$ =40V, $V_{\rm GS}$ =0V, $T_{\rm j}$ =125°C <sup>2)</sup> | -   | 1    | 100  |    |
| Gate-source leakage current      | I <sub>GSS</sub>      | V <sub>GS</sub> =20V, V <sub>DS</sub> =0V                             | -   | -    | 100  | nA |
| Drain-source on-state resistance | $R_{\mathrm{DS(on)}}$ | V <sub>GS</sub> =4.5V, I <sub>D</sub> =25A                            |     | 9.0  | 10.6 | mΩ |
|                                  |                       | V <sub>GS</sub> =10 V, I <sub>D</sub> =50 A                           |     | 5.9  | 7.2  |    |



| Parameter                                     | Symbol               | Symbol Conditions                                                 |      | Values |      |             |
|-----------------------------------------------|----------------------|-------------------------------------------------------------------|------|--------|------|-------------|
|                                               |                      |                                                                   | min. | typ.   | max. |             |
| Dynamic characteristics <sup>2), 4)</sup>     |                      |                                                                   |      |        |      |             |
| Input capacitance                             | C <sub>iss</sub>     |                                                                   | -    | 1911   | 2480 | pF          |
| Output capacitance                            | Coss                 | $V_{\rm GS}$ =0 V, $V_{\rm DS}$ =25 V, $f$ =1 MHz                 | -    | 370    | 480  |             |
| Reverse transfer capacitance                  | C <sub>rss</sub>     |                                                                   | -    | 16     | 37   |             |
| Turn-on delay time                            | $t_{d(on)}$          |                                                                   | -    | 5.5    | -    | ns          |
| Rise time                                     | $t_{r}$              | V <sub>DD</sub> =30V, V <sub>GS</sub> =10V,                       | -    | 5.5    | -    | -<br>-<br>- |
| Turn-off delay time                           | $t_{d(off)}$         | $I_{\rm D}$ =50A, $R_{\rm G}$ =3.5 $\Omega$                       | -    | 25.5   | -    |             |
| Fall time                                     | $t_{f}$              |                                                                   | -    | 19.0   | -    |             |
| Gate Charge Characteristics <sup>2), 4)</sup> |                      |                                                                   |      |        |      |             |
| Gate to source charge                         | Q <sub>gs</sub>      |                                                                   | -    | 6.2    | 8.1  | nC          |
| Gate to drain charge                          | $Q_{gd}$             | $V_{\rm DD}$ =32V, $I_{\rm D}$ =50A, $V_{\rm GS}$ =0 to 10V       | -    | 2.7    | 6.3  |             |
| Gate charge total                             | Qg                   |                                                                   | -    | 25     | 33   |             |
| Gate plateau voltage                          | $V_{ m plateau}$     |                                                                   | -    | 3.2    | -    | V           |
| Reverse Diode 4)                              |                      |                                                                   |      |        |      |             |
| Diode continous forward current <sup>2)</sup> | Is                   | - T <sub>C</sub> =25°C                                            | -    | -      | 50   | Α           |
| Diode pulse current <sup>2)</sup>             | I <sub>S,pulse</sub> | 7 c-23 C                                                          | -    | -      | 200  |             |
| Diode forward voltage                         | $V_{\mathrm{SD}}$    | V <sub>GS</sub> =0V, I <sub>F</sub> =50A,<br>T <sub>j</sub> =25°C | -    | 0.95   | 1.3  | V           |
| Reverse recovery time <sup>2)</sup>           | t <sub>rr</sub>      | $V_R$ =20V, $I_F$ =50A, $di_F/dt$ =100A/ $\mu$ s                  | -    | 34     | -    | ns          |
| Reverse recovery charge <sup>2)</sup>         | Q <sub>rr</sub>      |                                                                   | -    | 29     | -    | nC          |

 $<sup>^{1)}</sup>$  Current is limited by bondwire; with an  $R_{\rm thJC}$  = 3.2K/W the chip is able to carry 66A at 25°C.

<sup>&</sup>lt;sup>2)</sup> Defined by design. Not subject to production test.

 $<sup>^{3)}</sup>$  Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm $^{2}$  (one layer, 70  $\mu$ m thick) copper area for drain connection. PCB is vertical in still air.

<sup>4)</sup> Per channel



#### 1 Power dissipation

$$P_{\text{tot}} = f(T_{\text{C}}); V_{\text{GS}} \ge 6 \text{ V}$$

# 30 SE 20 20

100

*T*<sub>C</sub> [°C]

150

#### 2 Drain current

$$I_D = f(T_C); V_{GS} \ge 6 \text{ V}$$



#### 3 Safe operating area

$$I_{\rm D} = {\rm f}(V_{\rm DS}); \ T_{\rm C} = 25 \ ^{\circ}{\rm C}; \ D = 0$$

50

parameter:  $t_p$ 

10

0



#### 4 Max. transient thermal impedance, one chip

$$Z_{\rm thJC} = f(t_{\rm p})$$

parameter:  $D=t_p/T$ 





#### 5 Typ. output characteristics

 $I_D = f(V_{DS}); T_j = 25 °C$ 

parameter:  $V_{\rm GS}$ 

# 160 120 10V 80 10V 40 40 4.5 V 0 0 1 2 3 4 V<sub>DS</sub> [V]

#### 6 Typ. drain-source on-state resistance

 $R_{DS(on)} = f(I_D); T_j = 25 °C$ 

parameter: V<sub>GS</sub>



#### 7 Typ. transfer characteristics

 $I_D = f(V_{GS}); V_{DS} = 6V$ 

parameter: T<sub>i</sub>



#### 8 Typ. drain-source on-state resistance

$$R_{DS(on)} = f(T_j); I_D = 50 \text{ A}; V_{GS} = 10 \text{ V}$$





#### 9 Typ. gate threshold voltage

 $V_{GS(th)} = f(T_j); V_{GS} = V_{DS}$ 

parameter:  $I_D$ 

#### 10 Typ. capacitances

 $C = f(V_{DS}); V_{GS} = 0 V; f = 1 MHz$ 





#### 11 Typical forward diode characteristicis

 $IF = f(V_{SD})$ 

parameter: T<sub>i</sub>

#### 12 Avalanche characteristics

 $I_{AS} = f(t_{AV})$ 

parameter:  $T_{j(start)}$ 







#### 13 Avalanche energy

 $E_{AS} = f(T_i)$ 

parameter:  $I_D$ 

#### 14 Drain-source breakdown voltage

$$V_{BR(DSS)} = f(T_j); I_D = 1 \text{ mA}$$

16 Gate charge waveforms





## 15 Typ. gate charge

 $V_{GS} = f(Q_{gate}); I_D = 50 A pulsed$ 

parameter:  $V_{\rm DD}$ 







Published by Infineon Technologies AG 81726 Munich, Germany

© Infineon Technologies AG 2013 All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



#### **Revision History**

| Version      | Date       | Changes                   |  |  |
|--------------|------------|---------------------------|--|--|
| Revision 0.1 | 08.04.2011 | Initial target data sheet |  |  |
| Revision 1.0 | 05.06.2013 | Final Datasheet           |  |  |