# Summary - AD9361 ADC

| Name              | $ad9361\_adc$                                           |
|-------------------|---------------------------------------------------------|
| Worker Type       | Device                                                  |
| Version           | v1.3                                                    |
| Release Date      | Aug 2017                                                |
| Component Library | ocpi.devices                                            |
| Workers           | ${\rm ad9361\_adc.hdl}$                                 |
| Tested Platforms  | Zedboard (ISE), Zedboard (Vivado), ML605 (FMC LPC slot) |

## **Functionality**

The AD9361 ADC device worker outputs a single RX channel's data from the AD9361 IC[1] via an iqstream output port. Up to two instances of this worker can be used to provide each AD9361 RX channel data stream in an independent, non-phase-coherent fashion.

## Worker Implementation Details

#### ad9361\_adc.hdl

The ad9361\_adc\_sub.hdl subdevice worker supports the ad9361\_adc.hdl device worker. The ad9361\_adc\_sub.hdl subdevice sends a data bus containing 24-bit parallel I/Q data in the AD9361's DATA\_CLK\_P pin clock domain via the dev\_adc dev signal port. Either of data streams from the two AD9361 RX channels may be sent to an instance of ad9361\_adc.hdl. Which RX channel data stream is sent is determined within the ad9361\_adc\_sub.hdl subdevice worker. The Q0.15 I/Q values on the ad9361\_adc.hdl output port are sign extended from the AD9361's 12-bit I/Q ADC bus. For more information see [5].

The ad9361\_adc.hdl worker passes data from the dev\_adc dev signal bus through an asynchronous First-In-First-Out (FIFO) buffer to achieve clock domain crossing. The FIFO's output side is in the HDL container's control clock domain. Note that the HDL container's control clock rate is platform-specific. The FIFO's depth in number of samples is determined at build-time by the fifo\_depth parameter property. An overrun property indicates when samples have been dropped due to the FIFO being full, which is possible when backpressure overcomes the ADC sample rate for long enough to fill up the FIFO. The output data port generates messages whose length in bytes is determined at runtime by the messageSize property.

# **Block Diagrams**

## Top level



# Source Dependencies

### ad9361\_adc.hdl

- $\bullet \ opencpi/hdl/devices/ad9361\_adc.hdl/ad9361\_adc.vhd$
- $\bullet \ \ opencpi/hdl/primitives/util/adc\_fifo.vhd$
- $\bullet \ \ opencpi/hdl/primitives/util/sync\_status.vhd$
- opencpi/hdl/primitives/util/util\_pkg.vhd
- opencpi/hdl/primitives/bsv/imports/SyncFIFO.v
- $\bullet \ opencpi/hdl/primitives/bsv/imports/SyncResetA.v \\$
- $\bullet \ opencpi/hdl/primitives/bsv/imports/SyncHandshake.v \\$
- $\bullet \ opencpi/hdl/primitives/bsv_pkg.vhd \\$

# Component Spec Properties

| Name        | Type | SequenceLength | ArrayDimensions | Accessibility         | Valid Range | Default | Usage                                                                                                                                                                                                                                                                                                                   |
|-------------|------|----------------|-----------------|-----------------------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| messageSize | Long | -              | -               | Initial,<br>Readable  | Standard    | -       | Number of bytes in output message                                                                                                                                                                                                                                                                                       |
| overrun     | Bool | -              | -               | Writable,<br>Volatile | Standard    | -       | Flag set when ADC tries to load a sample and the ADC FIFO is full. Once high, this flag is not cleared (i.e. set low) until the property is written to again (the flag clears regardless of write value, i.e. writing true or false both result in a value of false, also note that a property write happens on reset). |

# Worker Properties

## $ad9361_adc.hdl$

| Scope        | Name        | Type  | SequenceLength | ArrayDimensions | Accessibility      | Valid Range | Default | Usage                                                                              |
|--------------|-------------|-------|----------------|-----------------|--------------------|-------------|---------|------------------------------------------------------------------------------------|
| SpecProperty | messageSize | Long  | -              | -               | Initial,Readable   | Standard    | 8192    | Number of bytes in output message                                                  |
| SpecProperty | overrun     | Bool  | -              | -               | Writable, Volatile | Standard    | 0       | Flag set when ADC tries to load a                                                  |
|              |             |       |                |                 |                    |             |         | sample and the ADC FIFO is full.                                                   |
|              |             |       |                |                 |                    |             |         | Once high, this flag is not cleared (i.e.                                          |
|              |             |       |                |                 |                    |             |         | set low) until the property is written                                             |
|              |             |       |                |                 |                    |             |         | to again (the flag clears regardless of                                            |
|              |             |       |                |                 |                    |             |         | write value, i.e. writing true or false                                            |
|              |             |       |                |                 |                    |             |         | both result in a value of false, also                                              |
|              |             |       |                |                 |                    |             |         | note that a property write happens on                                              |
| 70           |             | ***   |                |                 | TD .               | G: 1 1      |         | reset).                                                                            |
| Property     | fifo_depth  | ULong | -              | -               | Parameter          | Standard    | 0       | Flag set when ADC tries to load a                                                  |
|              |             |       |                |                 |                    |             |         | sample and the ADC FIFO is full.                                                   |
|              |             |       |                |                 |                    |             |         | Once high, this flag is not cleared (i.e.                                          |
|              |             |       |                |                 |                    |             |         | set low) until the property is written                                             |
|              |             |       |                |                 |                    |             |         | to again (the flag clears regardless of<br>write value, i.e. writing true or false |
|              |             |       |                |                 |                    |             |         | both result in a value of false, also                                              |
|              |             |       |                |                 |                    |             |         | note that a property write happens on                                              |
|              |             |       |                |                 |                    |             |         | reset).                                                                            |
|              |             |       |                |                 |                    |             |         | reset).                                                                            |

# Component Ports

| Name | Producer | Protocol          | Optional | Advanced | Usage                                      |
|------|----------|-------------------|----------|----------|--------------------------------------------|
| out  | true     | iqstream_protocol | true     | -        | Complex signed samples (Q0.15 I, Q0.15 Q). |

# Worker Interfaces

## $ad9361_adc.hdl$

| Type          | Name    | Data  | Width    | dvanced | Usage                                                                                                                                                                                                                                                                                                                                                                                                |           |       |                                                                                                                  |
|---------------|---------|-------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|------------------------------------------------------------------------------------------------------------------|
| StreamInterfa | ce out  | 32    | -        |         | Complex signed samples (Q0.15 I, Q0.15 Q). This port generates data and obeys backpressure. Because both backpressure from the out port and forward pressure from the dev_adc data bus exists, it is possible for samples to be dropped in the clock domain-crossing FIFO, i.e. seen on the dev_adc data bus but never make it to the output port. This event is monitored via the overrun property. |           |       |                                                                                                                  |
| Type          | Name    | Count | Optional | Master  | Signal                                                                                                                                                                                                                                                                                                                                                                                               | Direction | Width | Description                                                                                                      |
|               |         |       |          |         | present                                                                                                                                                                                                                                                                                                                                                                                              | Output    | 1     | Value is 1 if a worker is connected to this devsignal port.                                                      |
|               |         |       |          |         | adc_data_I                                                                                                                                                                                                                                                                                                                                                                                           | Input     | 12    | Signed Q0.11 Q value of ADC sample corresponding to RX channel 1.                                                |
| DevSignal     | dev_adc | 1     | False    | True    | adc_data_Q                                                                                                                                                                                                                                                                                                                                                                                           | Input     | 12    | Signed Q0.11 Q value of ADC sample corresponding to RX channel 1.                                                |
|               |         |       |          |         | adc_clk                                                                                                                                                                                                                                                                                                                                                                                              | Input     | 1     | Clock for adc_data_I, adc_data_Q, and adc_give.                                                                  |
|               |         |       |          |         | adc_give                                                                                                                                                                                                                                                                                                                                                                                             | Input     | 1     | Indicates that the adc_data_I and adc_data_Q are valid and should be latched on the next rising edge of adc_clk. |

# Control Timing and Signals

The AD9361 ADC.hdl device worker contains two clock domains: the clock from the Control Plane, and the adc\_clk clock from the dev signal.

The latency from the dev signal data bus to the output port is non-deterministic due to data flowing through an asynchronous FIFO with each side in a different clock domain. This non-determinism exists even in the absense of backpressure. In the presence of backpressure, the latency increases in an amount directly proportional to the degree to which the FIFO is full.

## Performance and Resource Utilization

#### ad9361\_adc.hdl

The FPGA resource utilization and Fmax are included for this worker. Fmax refers to the maximum allowable clock rate for any registered signal paths within a given clock domain for an FPGA design. Fmax in the table below is specific only to this worker and represents the maximum possible Fmax for any OpenCPI bitstream built with this worker included. Note that the Fmax value for a given clock domain for the final bitstream is often worse than the Fmax specific to this worker, even if this worker is the only one included in the bitstream. Note also that the DATA\_CLK\_P devsignal's rate will only ever go as high as 245.76 MHz[2].

Table entries are a result of building the worker with the following parameter property sets:

#### • fifo\_depth=64

| Device                       | Registers<br>(typical) | LUTS<br>(typical) | Fmax (typical)          |                          | Fmax (typical) Memory/Special Functions |                       |
|------------------------------|------------------------|-------------------|-------------------------|--------------------------|-----------------------------------------|-----------------------|
|                              |                        |                   | control plane<br>clock  | dev_adc.adc_clk<br>clock |                                         |                       |
| Zynq XC7Z020-1-CLG484        | 188                    | 133               | $202~\mathrm{MHz}^{-1}$ | $339~\mathrm{MHz}$ $^1$  | 1 RAMB18                                | Vivado<br>2017.1      |
|                              | 208                    | 254               | 354 MHz                 | 399 MHz                  | 8 RAM64M                                | ISE 14.7              |
| Virtex-6 XC6VLX240T-1-FF1156 | 208                    | 258               | 335 MHz                 | 369 MHz                  | 8 RAM64M                                | ISE 14.7              |
| Stratix IV EP4SGX230K-C2-F40 | 187                    | 185               | 2                       | 2                        | 1,536 block<br>memory bits              | Quartus<br>Prime 15.1 |

 $<sup>^{1}</sup>$ These measurements were the result of a Vivado timing analysis which was different from the Vivado analysis performed by default for OpenCPI worker builds. For more info see Appendix 2

<sup>&</sup>lt;sup>2</sup>Quartus does not perform timing analysis at the OpenCPI worker build (i.e. synthesis) stage.

### Test and Verification

### Theory of Operation

The AD9361 has a Built In Self Test (BIST) mode cable of validating in-situ the digital RX/TX data paths without the need for additional external equipment. One of the BIST configurations enables a Linear Feedback Shift Register (LFSR) within the AD9361 and sends the LFSR output to AD9361's ADC data pins. The LFSR generates a Pseudo Random Bit Sequence (PRBS). By using the LFSR algorithm to verify data fidelity after the data is registered inside the FPGA, the AD9361-to-FPGA digital RX data path is verified. For more information on the BIST modes see [3] and [2].

The ad9361\_adc.hdl unit test performs an in-situ hardware test on either a Zedboard / FMCOMMS2/3 or x86 / ML605 / FMCOMMS2/3 hardware platform. The unit test currently only tests the AD9361 in its single channel LVDS mode. Note that AD9361 also supports two-channel mode and 4 non-LVDS (CMOS) modes. The unit test validates not only the ad9361\_adc.hdl device worker, but the entire command/control and RX data path both in software and harwdare.

The unit test runs multiple ocpirun applications which use the AD9361 BIST PRBS mode and save the first 8192 samples output from the ad9361\_adc.hdl output port to a binary file. A Bit Error Rate (BER) is then calculated on each output file and verified to be 0%. These data fidelty tests are run across the full range of possible AD9361 sample rates, (2.08333e46 Msps complex - 61.44 Msps complex for a single channel is the full range when the AD9361 FIR filter is disabled, note that said filter is disabled for all tests). The overrun property is verified to be false for apps running as long as 10 seconds at the max sample rate. All of these tests are run for both 1R1T timing and 2R2T AD9361 timing modes. For more information on these AD9361 modes, see [2].

### **Hardware Configuration**

The ad9361\_adc.hdl unit test requires an FMCOMMS2 or FMCOMMS3 card (which has an AD9361 on board) and an ML605 or Zedboard.

#### **Build Instructions**

The ad9361\_adc.test directory contains the ad9361\_adc.hdl unit test. The test can be built on a development machine from within this directory by running the following command to build for ML605 deployment:

ocpidev build --hdl-platform m1605

The following command builds for Zedboard deployment:

OCPI\_TARGET\_PLATFORM=xilinx13\_3 ocpidev build --hdl-platform zed

#### Execution Instructions

When executing on an x86/ML605 machine, the LD\_LIBRARY\_PATH environment variable must be prepended with the location of the libusb install directory which was determined when performing the AngryViper Xilinx ISE installation instructions[4] (most likely location is /usr/local/lib/). If it does not matter which ML605 FMC slot is tested, the ML605 test should be executed by running the following command. Using this command, it is possible for either ML605 FMC slot to be used for AD9361 tests at runtime.

LD\_LIBRARY\_PATH=<libusb-install-location>:\$LD\_LIBRARY\_PATH make tests

To test the ML605 for a specific FMCOMMS2/3 FMC slot location, the OCPI\_LIBRARY\_PATH environment variable must be prepended with the location of the FPGA bitstream for the desired FMC LPC/HPC slot. The command is as follows:

LD\_LIBRARY\_PATH=<libusb-install-location>:\$LD\_LIBRARY\_PATH OCPI\_LIBRARY\_PATH=<path-to-bitstream\
>:\$OCPI\_LIBRARY\_PATH make tests

To run on the Zedboard, the built ad9361\_adc.test directory must either be mounted from the development machine to the Zedboard, or copied to the Zedboard. From within the ad9361\_adc.test directory, the follow command executes the test natively on the Zedboard:

```
OCPI_LIBRARY_PATH=$OCPI_LIBRARY_PATH:<path-to-ocpi.core-project/exports/lib/>:<path-to-ocpi.\
assets-project/exports/lib> ./ad9361_adc_test_app
```

Upon completion of a successful test, PASSED is printed to the screen and a value of 0 is returned. Upon failure, FAILED is printed to the screen and a non-zero value is returned.

### Troubleshooting

This unit test is in need of more robust error messaging. If a failure occurs but the test completed, the screen will output a diff between a generated log file odata/AD9361\_BIST\_PRBS.log and a golden log file. If a failure occurs before the test was completed, there is sometimes not a good error message generated. Upon failure, the logs should be checked to ensure the error was not one which prevented the test from being run. Log files are also saved which capture the stdout/stderr for each of the multiple ocpirun calls, e.g. odata/app\_2.083334e6sps\_fir0\_0\_1sec\_prbs.log.

# References

- [1] AD9361 Datasheet and Product Info http://www.analog.com/en/products/rf-microwave/integrated-transceivers-transmitters-receivers/ wideband-transceivers-ic/ad9361.html
- [2] AD9361 Reference Manual UG-570 AD9361\_Reference\_Manual\_UG-570.pdf
- [3] AD9361 BIST FAQ https://ez.analog.com/servlet/JiveServlet/download/11828-2-28791/AD9361%20BIST%20FAQ.pdf
- [4] FPGA Vendor Tools Installation Guide FPGA\_Vendor\_Tools\_Installation\_Guide.pdf
- [5] AD361 ADC Sub Component Data Sheet AD9361\_ADC\_Sub.pdf

# 1 Appendix 1 - AD9361 ADC Data Fidelity / Delay Setting Verification

#### 1.1 FMCOMMS3 on ML605 FMC-LPC slot

A custom script was run to report bit error rate vs. on-AD9361 RX data-clock delay settings. The following confirms both the ability of the ML605/FMCOMMS3 to have 100% data fidelity up to the maximum data rate and the experimental range of valid delay settings. Each entry in the table below represents bit error rate in percent.

```
FIR enabled
Data port config : 1R1T
                 : 2.083334e6 \text{ sps}
sample rate
 rx_data_clock_delay
                       rx_data_delay->
                                                                                            10
                                                                                                            12
                                                                                                                             14
                                                                                                    11
                                                                                                                     13
        11.1165 32.5526 38.0768 38.888 38.739 38.7141 38.7461 38.9165 error 38.7726 38.6963 38.887 38.8316 38.8514 38.8423 38.8295
0
3
        0
        0
        0
10
        0
        0
13
14
        0
FIR enabled
Data port config : 1R1T
sample rate
                 : 25e6 sps
 rx_data_clock_delay rx_data_delay->
                                         4
                                                  5
                                                          6
                                                                                   9
                                                                                            10
                                                                                                    11
                                                                                                            12
0
        10.0082\ 32.0424\ 37.6495\ 38.6719\ 38.5193\ 38.267\ \ 38.6541\ 39.18\ \ \ \ 38.913\ \ \ 39.1368\ 38.7884\ 37.9674\ \ 37.9908\ \ 38.7934\ \ 38.827\ \ \ 37.885
        0.0223796
3
        0
11
        0
        0
13
14
        0
        0
FIR enabled
Data port config : 1R1T
sample rate
                 : 40e6 sps
 rx_data_clock_delay
                      rx_data_delay->
  v
                                                                                           10
                                                                                                    11
                                                                                                            12
0
        10.0683\ 32.1218\ 37.4532\ 39.2014\ 39.1764\ 38.8275\ 37.9369\ 38.6688\ 38.5096\ 38.9964\ 38.5442\ 37.9761\ 38.4176\ 37.973\ 37.9934\ 38.9781
        0
        0
        0
        0
        0
        0
10
        0
        0
12
        0
        0
13
14
        0
15
        0
FIR enabled
Data port config : 1R1T
                 : \ 61.44e6 \ \mathrm{sps}
sample rate
 rx_data_clock_delay
                       rx_data_delay->
```

```
\begin{matrix} 0 & 1 & 2 & 3 & 4 & 5 & 6 & 7 & 8 & 9 & 10 & 11 & 12 & 13 & 14 & 15 \\ 8.7087 & 31.222 & 36.0377 & 39.0559 & 38.7578 & 38.8687 & 38.5117 & 39.0518 & 38.8646 & 38.6719 & 38.3362 & 39.0422 & 38.4893 & 37.7355 & 39.0508 & 39.0106 \end{matrix}
0
1

  \begin{array}{c}
    2 \\
    3 \\
    4 \\
    5 \\
    6 \\
    7 \\
    8 \\
    9 \\
    10
  \end{array}

                               0
                               0
                               0
13
14
                               0
                               0
FIR enabled
Data port config : 2R2T sample rate : 2.083334e6 sps rx_data_clock_delay rx_data_delay->
                                                                                         2
                                                                                                                                                                                   5
                                                                                                                                                                                                                           6
                                                                                                                                                                                                                                                                                                                   9
                                                                                                                                                                                                                                                                                                                                                  10
                                                                                                                                                                                                                                                                                                                                                                              11
                                                                                                                                                                                                                                                                                                                                                                                                            12
                                                             31.9356 \ \mathrm{error} \quad 38.8067 \ 38.7568 \ \mathrm{error} \quad \mathrm{error} \quad 38.6948 \ 38.6612 \ 38.8941 \ 38.6012 \ 38.7405 \ 38.7589 \ 38.9399 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.8087 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 38.7741 \ 3
2
                               0
                               0
13
14
15
                               error
FIR enabled
Data port config : 2R2T sample rate : 25e6 sps
    rx_data_clock_delay rx_data_delay->
       v
                              \begin{matrix} 0 & 1 & 2 & 3 & 4 & 5 & 6 & 7 & 8 & 9 & 10 & 11 & 12 & 13 & 14 & 15 \\ 10.2153 & 31.5826 & 37.1175 & 38.8011 & 38.7777 & 38.7955 & 38.9638 & 39.1596 & 38.6841 & 39.1734 & 38.7619 & 38.6576 & 38.6983 & 38.9506 & 38.5905 & 38.9964 \end{matrix}
0

  \begin{array}{c}
    2 \\
    3 \\
    4 \\
    5 \\
    6 \\
    7 \\
    8 \\
    9 \\
    10
  \end{array}

                               0
                               0
                               0
11
                               0
12
13
                               0
                               0
14
                               0
15
FIR enabled
Data port config : 2R2T sample rate : 40e6 sps
    rx_{data\_clock\_delay} rx_{data\_delay-}
                              \begin{matrix} 0 & 1 & 2 & 3 & 4 & 5 & 6 & 7 & 8 & 9 & 10 & 11 & 12 & 13 & 14 & 15 \\ 19.9519 & 34.5505 & 38.4109 & 38.6759 & 38.8428 & 39.123 & 39.1123 & 38.7451 & 38.8947 & 37.7131 & 38.6642 & 38.6897 & 38.415 & 36.411 & 26.7649 & 11.1231 \end{matrix}
                                                                                     2 3
                                                                                                                                                                                                                                                                                                                                                                                                                                            13
                                                                                                                                                                                                                                                                                                                                                                                                                                                                             14
0
                               0
                               0
                               0
                               3.35541
```

# 2 Appendix 2 - Vivado Timing Analysis

The Vivado timing report that OpenCPI runs for device workers may erroneously report a max delay for a clocking path which should have been ignored. Custom Vivado tcl commands had to be run for this device worker to extract pertinent information from Vivado timing analysis. After building the worker, the following commands were run from the base project directory (after the Vivado settings64.sh was sourced):

```
cd hdl/devices/
vivado -mode tcl
```

Then the following commands were run inside the Vivado tcl terminal:

```
open_project ad9361_adc.hdl/target-zynq/ad9361_adc_rv.xpr
synth_design -part xc7z020clg484-1 -top ad9361_adc_rv -mode out_of_context
create_clock -name clk1 -period 0.001 [get_nets {ctl_in[Clk]}]
create_clock -name clk2 -period 0.001 [get_nets {dev_adc_in[adc_clk]}]
set_clock_groups -asynchronous -group [get_clocks clk1] -group [get_clocks clk2]
report_timing -delay_type min_max -sort_by slack -input_pins -group clk1
report_timing -delay_type min_max -sort_by slack -input_pins -group clk2
```

The following is the output of the timing reports. The Fmax for the control plane clock for this worker is computed as the maximum magnitude slack with a control plane clock of 1 ps plus 2 times the assumed 1 ps control plane clock period (4.933 ns + 0.002 ns = 4.935 ns, 1/4.935 ns = 202.63 MHz). The Fmax for the adc\_clk clock from the devsignal is computed as the maximum magnitude slack with adc\_clk of 1 ps plus 2 times the assumed 1 ps adc\_clk period (2.947 ns + 0.002 ns = 2.949 ns, 1/2.949 ns = 339.10 MHz).

```
Vivado% report_timing -delay_type min_max -sort_by slack -input_pins -group clk1
Timing Report
Slack (VIOLATED) :
                      -4.933ns (required time - arrival time)
                      wci/messageSize_property/value_reg[7]/C
 Source:
                       (rising edge-triggered cell FDRE clocked by clk1 {rise@0.000ns fall@0.001ns period=0.001ns})
 Destination:
                      worker/fifo/samplesInMessage_r_reg[0]/S
                        (rising edge-triggered cell FDSE clocked by clk1 {rise@0.000ns fall@0.001ns period=0.001ns})
 Path Group:
 Path Type:
                      Setup (Max at Slow Process Corner)
 Requirement:
                      0.002ns (clk1 rise@0.002ns - clk1 rise@0.000ns)
 Data Path Delay:
                      4.327ns (logic 2.025ns (46.799%) route 2.302ns (53.201%))
 Logic Levels:
                      5 (CARRY4=3 LUT5=1 LUT6=1)
 Clock Path Skew:
                      -0.049ns (DCD - SCD + CPR)
   Destination Clock Delay (DCD): 0.924ns = ( 0.926 - 0.002 )
   Source Clock Delay (SCD): 0.973ns
  Clock Pessimism Removal (CPR): 0.000ns
 Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE
   Total System Jitter (TSJ): 0.071ns
   Total Input Jitter (TIJ): 0.000ns
   Discrete Jitter
                       (DJ): 0.000ns
                        (PE): 0.000ns
   Location
                    Delay type
                                           Incr(ns) Path(ns) Netlist Resource(s)
                     (clock clk1 rise edge) 0.000
                                                      0.000 r
                                            0.000 0.000 r ctl_in[Clk] (IN)
                     net (fo=155, unset) 0.973 0.973 wci/messageSize_property/ctl_in[Clk]
                     FDRE
                                                           r wci/messageSize_property/value_reg[7]/C
```

```
FDRE (Prop_fdre_C_Q)
                                             0.518
                                                     1.491 r wci/messageSize_property/value_reg[7]/Q
                     net (fo=2, unplaced)
                                             0.976
                                                     2.467 wci/messageSize_property/Q[6]
                                                           r wci/messageSize_property/b_carry_i_3/I0
                     LUT6 (Prop_lut6_I0_0)
                                             0.295
                                                     2.762 r wci/messageSize_property/b_carry_i_3/0
                                                      2.762 worker/fifo/S[1]
                     net (fo=1, unplaced)
                                             0.000
                                                           r worker/fifo/b_carry/S[1]
                     CARRY4 (Prop_carry4_S[1]_CO[3])
                                             0.533
                                                     3.295 r worker/fifo/b_carry/CO[3]
                     net (fo=1, unplaced)
                                             0.009
                                                     3.304 worker/fifo/b_carry_n_0
                                                           r worker/fifo/b_carry__0/CI
                     CARRY4 (Prop_carry4_CI_CO[3])
                                             0.117
                                                     3.421 r worker/fifo/b_carry__0/CO[3]
                     net (fo=1, unplaced)
                                             0.000
                                                      3.421 worker/fifo/b_carry__0_n_0
                                                           r worker/fifo/b_carry__1/CI
                     CARRY4 (Prop_carry4_CI_CO[2])
                                             0.252
                                                     3.673 r worker/fifo/b_carry__1/C0[2]
                                             0.470
                     net (fo=3, unplaced)
                                                     4.143 wci/wci_decode/C0[0]
                                                           r wci/wci_decode/samplesInMessage_r[0]_i_1/I3
                     LUT5 (Prop_lut5_I3_0)
                                             0.310
                                                    4.453 r wci/wci_decode/samplesInMessage_r[0]_i_1/0
                                                     5.300 worker/fifo/or
                     net (fo=32, unplaced)
                                             0.847
                                                           r worker/fifo/samplesInMessage_r_reg[0]/S
                     (clock clk1 rise edge) 0.002 0.002 r
                                             0.000
                                                     0.002 r ctl_in[Clk] (IN)
                     net (fo=155, unset)
                                             0.924 0.926 worker/fifo/ctl_in[Clk]
                                                           r worker/fifo/samplesInMessage_r_reg[0]/C
                     clock pessimism
                                             0.000
                                                     0.926
                     clock uncertainty
                                            -0.035
                                                     0.891
                     FDSE (Setup_fdse_C_S)
                                            -0.524
                                                    0.367 worker/fifo/samplesInMessage_r_reg[0]
                     required time
                                                      0.367
                     arrival time
                                                     -5.300
  .....
                     slack
                                                     -4.933
Vivado% report_timing -delay_type min_max -sort_by slack -input_pins -group clk2
Timing Report
Slack (VIOLATED) :
                     -2.947ns (required time - arrival time)
                     worker/fifo/fifo/sGEnqPtr_reg[1]/C
 Source:
                       (rising edge-triggered cell FDCE clocked by clk2 {rise@0.000ns fall@0.001ns period=0.001ns})
                      worker/fifo/fifo/sNotFullReg_reg/D
 Destination:
                       (rising edge-triggered cell FDCE clocked by clk2 {rise@0.000ns fall@0.001ns period=0.001ns})
 Path Group:
                     clk2
 Path Type:
                     Setup (Max at Slow Process Corner)
                     0.002ns (clk2 rise@0.002ns - clk2 rise@0.000ns)
 Requirement:
 Data Path Delay:
                     2.942ns (logic 1.061ns (36.064%) route 1.881ns (63.936%))
 Logic Levels:
                     3 (LUT4=1 LUT6=2)
                      -0.049ns (DCD - SCD + CPR)
 Clock Path Skew:
  Destination Clock Delay (DCD): 0.924ns = ( 0.926 - 0.002 )
   Source Clock Delay (SCD): 0.973ns
  Clock Pessimism Removal (CPR): 0.000ns
 Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE
   Total System Jitter (TSJ): 0.071ns
   Total Input Jitter (TIJ): 0.000ns
```

Discrete Jitter (DJ): 0.000ns Phase Error (PE): 0.000ns Location Delay type Incr(ns) Path(ns) Netlist Resource(s) (clock clk2 rise edge) 0.000 0.000 r 0.000 0.000 r dev\_adc\_in[adc\_clk] (IN) 0.973 0.973 worker/fifo/fifo/dev\_adc\_in[adc\_clk] net (fo=33, unset) FDCE r worker/fifo/fifo/sGEnqPtr\_reg[1]/C FDCE (Prop\_fdce\_C\_Q) 0.518 1.491 r worker/fifo/fifo/sGEnqPtr\_reg[1]/Q net (fo=3, unplaced) 0.983 2.474 worker/fifo/fifo/p\_0\_in[0] r worker/fifo/fifo/sNotFullReg\_i\_6/I0 0.295 2.769 r worker/fifo/fifo/sNotFullReg\_i\_6/0 LUT6 (Prop\_lut6\_I0\_0) net (fo=1, unplaced) 3.218 worker/fifo/fifo/sNotFullReg\_i\_6\_n\_0 r worker/fifo/fifo/sNotFullReg\_i\_4/I3 LUT4 (Prop\_lut4\_I3\_0) 0.124 3.342 r worker/fifo/fifo/sNotFullReg\_i\_4/0 3.791 worker/fifo/fifo/sNextNotFull\_\_12 net (fo=1, unplaced) 0.449 r worker/fifo/fifo/sNotFullReg\_i\_1/I5 LUT6 (Prop\_lut6\_I5\_0) 0.124 3.915 r worker/fifo/fifo/sNotFullReg\_i\_1/0 net (fo=1, unplaced) 0.000 3.915 worker/fifo/fifo/sNotFullReg\_i\_1\_n\_0 r worker/fifo/fifo/sNotFullReg\_reg/D (clock clk2 rise edge) 0.002 0.002 r 0.000 0.002 r dev\_adc\_in[adc\_clk] (IN) 0.924 0.926 worker/fifo/fifo/dev\_adc\_in[adc\_clk] net (fo=33, unset) FDCE r worker/fifo/fifo/sNotFullReg\_reg/C 0.000 clock pessimism 0.926 -0.035 0.891 clock uncertainty FDCE (Setup\_fdce\_C\_D) 0.077 0.968 worker/fifo/fifo/sNotFullReg\_reg required time 0.968 arrival time -3.915 -2.947

These calculations can be verified by replacing the create\_clock lines above with the following values and rerunning the report\_timing commands and observing a value of 0.000 ns for the slacks:

```
create_clock -name clk1 -period 4.935 [get_nets {ctl_in[Clk]}]
create_clock -name clk2 -period 2.949 [get_nets {dev_adc_in[adc_clk]}]
report_timing -delay_type min_max -sort_by slack -input_pins -group clk1
report_timing -delay_type min_max -sort_by slack -input_pins -group clk2
Vivado% report_timing -delay_type min_max -sort_by slack -input_pins -group clk1
Timing Report
Slack (MET) :
                  0.000ns (required time - arrival time)
 Source:
                  wci/messageSize_property/value_reg[7]/C
                    (rising edge-triggered cell FDRE clocked by clk1 {rise@0.000ns fall@2.467ns period=4.935ns})
                  worker/fifo/samplesInMessage_r_reg[0]/S
 Destination:
                    (rising edge-triggered cell FDSE clocked by clk1 {rise@0.000ns fall@2.467ns period=4.935ns})
 Path Group:
                   clk1
 Path Type:
                  Setup (Max at Slow Process Corner)
```

Requirement: 4.935ns (clk1 rise@4.935ns - clk1 rise@0.000ns) Data Path Delay: 4.327ns (logic 2.025ns (46.799%) route 2.302ns (53.201%)) 5 (CARRY4=3 LUT5=1 LUT6=1) Logic Levels: Clock Path Skew: -0.049ns (DCD - SCD + CPR) Destination Clock Delay (DCD): 0.924ns = (5.859 - 4.935)Source Clock Delay (SCD): 0.973ns Clock Pessimism Removal (CPR): 0.000ns Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE Total System Jitter (TSJ): 0.071ns Total Input Jitter (TIJ): 0.000ns Discrete Jitter (DJ): 0.000ns (PE): 0.000ns Phase Error Location Delay type Incr(ns) Path(ns) Netlist Resource(s) (clock clk1 rise edge) 0.000 0.000 r 0.000 0.000 r ctl\_in[Clk] (IN) 0.973 0.973 wci/messageSize\_property/ctl\_in[Clk] net (fo=155, unset) r wci/messageSize\_property/value\_reg[7]/C FDRE (Prop\_fdre\_C\_Q) 0.518 1.491 r wci/messageSize\_property/value\_reg[7]/Q net (fo=2, unplaced) 0.976 2.467 wci/messageSize\_property/Q[6] r wci/messageSize\_property/b\_carry\_i\_3/I0 LUT6 (Prop\_lut6\_I0\_0) 0.295 2.762 r wci/messageSize\_property/b\_carry\_i\_3/0 net (fo=1, unplaced) 0.000 2.762 worker/fifo/S[1] r worker/fifo/b\_carry/S[1] CARRY4 (Prop\_carry4\_S[1]\_CO[3]) 0.533 3.295 r worker/fifo/b\_carry/CO[3] 0.009 3.304 worker/fifo/b\_carry\_n\_0 net (fo=1, unplaced) r worker/fifo/b\_carry\_\_0/CI CARRY4 (Prop\_carry4\_CI\_CO[3]) 3.421 r worker/fifo/b\_carry\_\_0/C0[3] 0.117 3.421 worker/fifo/b\_carry\_\_0\_n\_0 net (fo=1, unplaced) 0.000 r worker/fifo/b\_carry\_\_1/CI CARRY4 (Prop\_carry4\_CI\_CO[2]) 0.252 3.673 r worker/fifo/b\_carry\_\_1/C0[2] 0.470 4.143 wci/wci\_decode/CO[0] net (fo=3, unplaced) r wci/wci\_decode/samplesInMessage\_r[0]\_i\_1/I3 LUT5 (Prop\_lut5\_I3\_0) 0.310 4.453 r wci/wci\_decode/samplesInMessage\_r[0]\_i\_1/0 net (fo=32, unplaced) 0.847 5.300 worker/fifo/or FDSE r worker/fifo/samplesInMessage\_r\_reg[0]/S (clock clk1 rise edge) 4.935 4.935 r 0.000 4.935 r ctl\_in[Clk] (IN) 0.924 5.859 worker/fifo/ctl\_in[Clk] net (fo=155, unset) FDSE r worker/fifo/samplesInMessage\_r\_reg[0]/C clock pessimism 0.000 5.859 clock uncertainty -0.035 FDSE (Setup\_fdse\_C\_S) -0.524 5.300 worker/fifo/samplesInMessage\_r\_reg[0] required time 5.300 arrival time -5.300

```
Vivado% report_timing -delay_type min_max -sort_by slack -input_pins -group clk2
```

Timing Report

Slack (MET) : 0.000ns (required time - arrival time) worker/fifo/fifo/sGEnqPtr\_reg[1]/C Source:

(rising edge-triggered cell FDCE clocked by clk2 {rise@0.000ns fall@1.474ns period=2.949ns})

worker/fifo/fifo/sNotFullReg\_reg/D Destination:

(rising edge-triggered cell FDCE clocked by clk2 {rise@0.000ns fall@1.474ns period=2.949ns})

Path Group: clk2

Path Type: Setup (Max at Slow Process Corner)

Requirement: 2.949ns (clk2 rise@2.949ns - clk2 rise@0.000ns)

Data Path Delay: 2.942ns (logic 1.061ns (36.064%) route 1.881ns (63.936%))

3 (LUT4=1 LUT6=2) Logic Levels: -0.049ns (DCD - SCD + CPR) Clock Path Skew:

Destination Clock Delay (DCD): 0.924ns = (3.873 - 2.949)

Source Clock Delay (SCD): 0.973ns Clock Pessimism Removal (CPR): 0.000ns

Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE

net (fo=33, unset)

Total System Jitter (TSJ): 0.071ns Total Input Jitter (TIJ): 0.000ns Discrete Jitter (DJ): 0.000ns Phase Error (PE): 0.000ns

| Location | Delay type | Incr(ns) Path(ns) | Netlist Resource(s) |
|----------|------------|-------------------|---------------------|
|          |            |                   |                     |

(clock clk2 rise edge) 0.000 0.000 r

0.973

0.000 0.000 r dev\_adc\_in[adc\_clk] (IN)

r worker/fifo/fifo/sGEnqPtr\_reg[1]/C FDCE

0.973 worker/fifo/fifo/dev\_adc\_in[adc\_clk]

FDCE (Prop\_fdce\_C\_Q) 0.518 1.491 r worker/fifo/fifo/sGEnqPtr\_reg[1]/Q 0.983 2.474 worker/fifo/fifo/p\_0\_in[0] net (fo=3, unplaced)

r worker/fifo/fifo/sNotFullReg\_i\_6/I0 LUT6 (Prop\_lut6\_I0\_0) 0.295 2.769 r worker/fifo/fifo/sNotFullReg i 6/0

net (fo=1, unplaced) 3.218 worker/fifo/fifo/sNotFullReg\_i\_6\_n\_0

r worker/fifo/fifo/sNotFullReg\_i\_4/I3

LUT4 (Prop\_lut4\_I3\_0) 0.124 3.342 r worker/fifo/fifo/sNotFullReg\_i\_4/0

net (fo=1, unplaced) 0.449 3.791 worker/fifo/fifo/sNextNotFull\_\_12

r worker/fifo/fifo/sNotFullReg\_i\_1/I5 LUT6 (Prop\_lut6\_I5\_0) 0.124 3.915 r worker/fifo/fifo/sNotFullReg\_i\_1/0

net (fo=1, unplaced) 0.000 3.915 worker/fifo/fifo/sNotFullReg\_i\_1\_n\_0

FDCE r worker/fifo/fifo/sNotFullReg\_reg/D

(clock clk2 rise edge) 2.949 2.949 r

0.000 2.949 r dev\_adc\_in[adc\_clk] (IN)

net (fo=33, unset) 0.924 3.873 worker/fifo/fifo/dev\_adc\_in[adc\_clk]

clock pessimism 0.000 3.873

clock uncertainty -0.035

FDCE (Setup\_fdce\_C\_D) 0.077 3.915 worker/fifo/fifo/sNotFullReg\_reg

FDCE

required time 3.915 arrival time -3.915

r worker/fifo/fifo/sNotFullReg\_reg/C

| Component Data Sheet |  |  |  |  |  |  |  |  |
|----------------------|--|--|--|--|--|--|--|--|
|                      |  |  |  |  |  |  |  |  |

-----