### Summary - AD9361 DAC Sub

| Name              | $ad9361\_dac\_sub$                              |
|-------------------|-------------------------------------------------|
| Worker Type       | Device                                          |
| Version           | v1.3                                            |
| Release Date      | Aug 2017                                        |
| Component Library | ocpi.devices                                    |
| Workers           | ad9361_dac_sub.hdl                              |
| Tested Platforms  | Zedboard (ISE and Vivado), ML605 (FMC LPC slot) |

### **Functionality**

The AD9361 DAC Sub is a subdevice worker whose primary purpose is to time-interleave data streams for two TX channels in preparation for sending to the AD9361 IC pins (independent of which of the IC's P0/P1 buses the TX data streams are sent to). Time-interleaving occurs according to the timing diagrams specified in figures 66, 69, 72, 75, and 80 in [2]. This worker ingests data from at most two instances of the ad9361\_dac.hdl device worker, each which handles a single TX channel data stream, and time-interleaves all channels onto a single data bus that is sent out eventually (via devsignals to ad9361\_data\_sub.hdl[4]) to the appropriate TX data stream pins of the AD9361 IC[1].

### Worker Implementation Details

#### ad9361\_dac\_sub.hdl

The ad9361\_dac\_sub.hdl subdevice worker handles registering and interleaving of two independent TX data streams which are sent to this worker via the dev\_data\_ch0\_in and dev\_data\_ch1\_in devsignal ports. Data is sent out via the dev\_data\_to\_pins devsignal port which ad9361\_data\_sub.hdl routes to the AD9361[4]. This worker's LVDS\_p, HALF\_DUPLEX\_p, SINGLE\_PORT\_p, and DATA\_RATE\_CONFIG\_p parameter properties enforce build-time configuration for all of the possible AD9361 TX data time-interleaved modes:

- CMOS Single Port Half Duplex SDR,
- CMOS Single Port Half Duplex DDR,
- CMOS Single Port Full Duplex SDR,
- CMOS Single Port Full Duplex DDR,
- CMOS Dual Port Half Duplex SDR,
- CMOS Dual Port Half Duplex DDR,
- CMOS Dual Port Full Duplex SDR,
- CMOS Dual Port Full Duplex DDR, and
- LVDS (Dual Port Full Duplex DDR).

<sup>&</sup>lt;sup>1</sup>Although parameter property infrastructure is in place for all data interface configurations, LVDS is the only currently supported configuration.

Note that "channel 0" within the context of this worker corresponds to the AD9361 T1 channel and "channel 1" corresponds to the AD9361 T2 channel in the AD9361 timing diagrams<sup>2</sup>. The mapping between the AD9361's T1/T2 channels and the AD9361 physical TX connector outputs is variable depending on the AD9361 register configuration. This relationship is shown in the following table. Due to the AD9361's T2 behavior<sup>3</sup>, channel 1 should only ever be used when 2 TX channels are desired.

| ad9361_dac_sub.hdl | AD9361          | AD9361 TX RF Port | AD9361              | AD9361                    | AD9361         |
|--------------------|-----------------|-------------------|---------------------|---------------------------|----------------|
| devsignal channel  | timing          |                   | Register 0x010      | Register 0x002            | Register 0x004 |
| _                  | diagram         |                   | Bit D5 <sup>4</sup> | Bits [D7 D6] <sup>5</sup> | Bit D6         |
|                    | channel         |                   | (channel swap)      | (channel enable)          | (port select)  |
| 0                  | T1              | TX1A              | 0                   | [D.C. 1]                  | 0              |
| 0                  | T1              | TX1B              | 0                   | [D.C. 1]                  | 1              |
| 0                  | T1              | TX2A              | 1                   | [1 D.C.]                  | 0              |
| 0                  | T1              | TX2B              | 1                   | [1 D.C.]                  | 1              |
| 1 3                | $T2^{-3}$       | TX2A              | 0                   | [1 1]                     | 0              |
| 1 3                | T2 <sup>3</sup> | TX2B              | 0                   | [1 1]                     | 1              |
| 1 3                | T2 <sup>3</sup> | TX1A              | 1                   | [1 1]                     | 0              |
| 1 3                | $T2^{-3}$       | TX1B              | 1                   | [1 1]                     | 1              |

Table 1: Channel Connectivity (D.C. means Don't Care.)

## **Block Diagrams**

#### Top level



<sup>&</sup>lt;sup>2</sup>For more info, see e.g. Figure 80 in [2].

<sup>&</sup>lt;sup>3</sup>Data sent via T2 is only ever transmitted when the AD9361 register 0x002 Bits D7 and D6 are 1 (which corresponds to one of 1R2T or 2R2T modes).

<sup>&</sup>lt;sup>4</sup>Note that AD9361 register 0x010 Bit D5 is controlled by no-OS's AD9361.InitParam struct's tx\_channel\_swap\_enable member[2] and that the ad9361\_config\_proxy.rcc worker's ad9361\_init property sets that member value[6].

<sup>&</sup>lt;sup>5</sup>Note that AD9361 register 0x002 Bits [D7 D6] are controlled by no-OS's AD9361\_InitParam struct's one\_rx\_one\_tx\_use\_tx\_num member and two\_rx\_two\_tx\_mode\_enable member[2] and that the ad9361\_config\_proxy.rcc worker's ad9361\_init property sets these member values[6].

# Source Dependencies

## $ad9361\_dac\_sub.hdl$

- $\bullet \ opencpi/hdl/devices/ad9361\_dac\_sub.hdl/ad9361\_dac\_sub.vhd$
- $\bullet \ opencpi/hdl/primitives/bsv/imports/SyncBit.v \\$
- $\bullet \ \, opencpi/hdl/primitives/bsv/bsv\_pkg.vhd \\$

# Component Spec Attributes

| Attribute | Value |
|-----------|-------|
| NoControl | True  |

# Component Spec Properties

| Name | Type | SequenceLength | ArrayDimensions | Accessibility | Valid Range | Default | Usage |
|------|------|----------------|-----------------|---------------|-------------|---------|-------|
| -    | -    | -              | -               | -             | -           | -       | -     |

# Worker Properties

### $ad9361\_dac\_sub.hdl$

| Scope    | Name               | Type | SequenceLength | ArrayDimensions | Accessibility | Valid Range | Default | Usage                                           |
|----------|--------------------|------|----------------|-----------------|---------------|-------------|---------|-------------------------------------------------|
| Property | LVDS_p             | Bool | -              | -               | Parameter     | Standard    | False   | Use LVDS TX data bus interleaving scheme,       |
|          |                    |      |                |                 |               |             |         | otherwise use CMOS interleaving scheme.         |
|          |                    |      |                |                 |               |             |         | Default is CMOS.                                |
| Property | HALF_DUPLEX_P      | Bool | -              | -               | Parameter     | Standard    | False   | Use half duplex mode, otherwise use full du-    |
|          |                    |      |                |                 |               |             |         | plex mode. Must be false when using LVDS        |
|          |                    |      |                |                 |               |             |         | mode.                                           |
| Property | SINGLE_PORT_P      | Bool | -              | -               | Parameter     | Standard    | False   | Use single port, otherwise use both (dual)      |
|          |                    |      |                |                 |               |             |         | ports. Default is to use both ports. Must       |
|          |                    |      |                |                 |               |             |         | be false when using LVDS mode.                  |
| Property | DATA_RATE_CONFIG_p | Enum | -              | -               | Parameter     | SDR, DDR    | DDR     | This should have a value of DDR when LVDS_p     |
|          |                    |      |                |                 |               |             |         | has a value of true. Either value is acceptable |
|          |                    |      |                |                 |               |             |         | when LVDS_p has a value of false (i.e. CMOS     |
|          |                    |      |                |                 |               |             |         | mode is used).                                  |

# **Component Ports**

| Name | Producer | Protocol | Optional | Advanced | Usage |
|------|----------|----------|----------|----------|-------|
| -    | -        | -        | -        | -        | -     |

# Worker Interfaces

## $ad9361\_dac\_sub.hdl$

| Type      | Name         | Count | Optional | Master | Signal                   | Direction | Width                                                                                                                                                                                                                                                                                                                                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------|--------------|-------|----------|--------|--------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |              |       |          |        | config_is_two_r          | Input     | 1                                                                                                                                                                                                                                                                                                                                                                                                                        | Some data port configurations (such as LVDS) require<br>the TX bus to use 2R2T timing if either 2 TX or 2 RX<br>channels are used. For example, if using LVDS and this<br>has a value of 1, 2R2T timing will be forced.                                                                                                                                                              |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |              |       |          |        | ch0_handler_is_present   | Output    | 1                                                                                                                                                                                                                                                                                                                                                                                                                        | Value is 1 if the dev_data_ch0 dev signal is connected to a worker (that "handles" the data) and 0 otherwise. This is expected to be hardcoded at buildtime.                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |              |       |          |        | ch1_handler_is_present   | Output    | 1                                                                                                                                                                                                                                                                                                                                                                                                                        | Value is 1 if the dev_data_ch1 dev signal is connected to a worker (that "handles" the data) and 0 otherwise. This is expected to be hardcoded at buildtime.                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |              |       |          |        | data_bus_index_direction | Output    | 1                                                                                                                                                                                                                                                                                                                                                                                                                        | Value is 1 if the bus indexing of the P0_D/P1_D signals from dev_data_from_pins was reversed before processing.  This is expected to be hardcoded at buildtime.                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |              |       |          |        | data_clk_is_inverted     | Output    | 1                                                                                                                                                                                                                                                                                                                                                                                                                        | Value is 1 if the clock in via dev_data_clk was inverted inside this worker before used as an active-edge rising clock. This is expected to be hardcoded at buildtime.                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DevSignal | dev_cfg_data | 1     | False    | True   | islvds                   | Output    | 1                                                                                                                                                                                                                                                                                                                                                                                                                        | Value is 1 if LVDS_p has a value of true and 0 if LVDS_p_p has a value of false. Because LVDS_p is a parameter property, this is hardcoded at buildtime. The purpose of this devsignal is to feed this worker's buildtime-specified LVDS/CMOS mode through ad9361_config.hdl to ad9361_config_proxy.rcc so No-OS knows which LVD-S/CMOS mode to use when initializing the AD9361 IC. |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |              |       |          |        |                          |           |                                                                                                                                                                                                                                                                                                                                                                                                                          | isdualport                                                                                                                                                                                                                                                                                                                                                                           | Output                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                    | Value is 1 if SINGLE_PORT_p has a value of false and 0 if SINGLE_PORT_p has a value of true. Because SINGLE_PORT_p is a parameter property, this is hardcoded at buildtime. The purpose of this devsignal is to feed this worker's buildtime-specified single/dual port mode through ad9361_config.hdl to ad9361_config_proxy.rcc so No-OS knows which single/dual port mode to use when initializing the AD9361 IC. |
|           |              |       |          |        |                          |           | isfullduplex                                                                                                                                                                                                                                                                                                                                                                                                             | Output                                                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                | Value is 1 if HALF_DUPLEX_p has a value of false and 0 if HALF_DUPLEX_p has a value of true. Because HALF_DUPLEX_p is a parameter property, this is hardcoded at buildtime. The purpose of this devsignal is to feed this worker's buildtime-specified half/full duplex mode through ad9361_config.hdl to ad9361_config_proxy.rcc so No-OS knows which half/full duplex mode to use when initializing the AD9361 IC. |                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |              |       |          | isDDR  | Output                   | 1         | Value is 1 if DATA_RATE_CONFIG_p has a value of DDR and 0 if DATA_RATE_CONFIG_p has a value of SDR. Because DATA_RATE_CONFIG_p is a parameter property, this is hard-coded at buildtime. The purpose of this devsignal is to feed this worker's buildtime-specified SDR/DDR mode through ad9361_config.hdl to ad9361_config_proxy.rcc so No-OS knows which half/full duplex mode to use when initializing the AD9361 IC. |                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |              |       |          |        |                          | present   | Output                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                    | Used to communicate to ad9361_config.hdl that it should validate the islvds, isdualport, isfullduplex, and isddr signals against similar signals in the ad9361_adc_sub.hdl and ad9361_data_sub.hdl workers if they are present in the bitstream. This is expected to be hardcoded at build-time. |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                      |

| DevSignal | dev_cfg_data_tx  | 1 | False | True  | config_is_two_t          | Input  | 1  | Some data port configurations (such as LVDS) require the TX bus to use 2R2T timing if either 2 TX or 2 RX channels are used. For example, if using LVDS and this has a value of 1, 2R2T timing will be forced.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|------------------|---|-------|-------|--------------------------|--------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                  |   |       |       | force_two_r_two_t_timing | Input  | 1  | Expected to match value of AD9361 register 0x010 bit D2[3].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DevSignal | dev_data_clk     | 1 | False | True  | DATA_CLK_P               | Input  | 1  | Buffered version of AD9361 DATA_CLK_P pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DevSignal | dev_data_to_pins | 1 | False | True  | data                     | Output | 24 | Data bus containing configuration-specific AD9361 pins corresponding to the TX data path:  * CMOS single port half duplex: [12'b0 P0_D[11:0]],  * CMOS single port full duplex: [18'b0 P0_D[11:6]],  * CMOS dual port half duplex: [P0_D[11:0] P1_D[11:0]],  * CMOS dual port full duplex: [12'b0 P1_D[11:0]],  * LVDS: [18'b0 TX_D[5:0]],  or, if ports are swapped:  * CMOS single port half duplex: [12'b0 P1_D[11:0]],  * CMOS single port full duplex: [18'b0 P1_D[11:0]],  * CMOS dual port full duplex: [P1_D[11:0] P0_D[11:0]],  * CMOS dual port full duplex: [12'b0 P0_D[11:0]],  * LVDS: (unsupported with port swap).  For more info see [4]. |
|           |                  |   |       |       | tx_frame                 | Output | 1  | Signal which will drive the output buffer which drives the AD9361 TX_FRAME_P pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           |                  |   |       |       | fb_clk                   | Output | 1  | Signal which will drive the output buffer which will drive<br>the AD9361 FB_CLK_P pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|           |                  |   |       |       | present                  | Output | 1  | Value is 1 if a worker is connected to this devsignal port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           |                  | 1 | False |       | dac_clk                  | Input  | 1  | Clock for dac_ready, dac_take, dac_data_I, and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|           |                  |   |       |       |                          | _      |    | dac_data_Q.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           |                  |   |       | False | dac_ready                | Output | 1  | Indicates that the dac_data_I and dac_data_Q are valid/ready to be latched on the next rising edge of adc_clk.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DevSignal | dev_data_ch0_in  |   |       |       | dac_take                 | Input  | 1  | Indicates that dac_data_I and dac_data_Q were latched on the previous rising edge of dac_clk. If in the previous clock cycle dac_ready was 1, the values of dac_data_I and dac_data_Q should not be allowed to update with a new sample until dac_take is 1.                                                                                                                                                                                                                                                                                                                                                                                              |
|           |                  |   |       |       | dac_data_I               | Output | 12 | Signed Q0.11 I value of DAC sample corresponding to RX channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           |                  |   |       |       | dac_data_Q               | Output | 12 | Signed Q0.11 Q value of DAC sample corresponding to RX channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           |                  |   |       |       | present                  | Output | 1  | Value is 1 if a worker is connected to this devsignal port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           |                  |   |       |       | dac_clk                  | Input  | 1  | Clock for dac_ready, dac_take, dac_data_I, and dac_data_O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           |                  |   |       |       | dac_ready                | Output | 1  | Indicates that the dac_data_I and dac_data_Q are valid/ready to be latched on the next rising edge of adc_clk.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DevSignal | dev_data_ch1_in  | 1 | True  | False | dac_take                 | Input  | 1  | Indicates that dac_data_I and dac_data_Q were latched on the previous rising edge of dac_clk. If in the previous clock cycle dac_ready was 1, the values of dac_data_I and dac_data_Q should not be allowed to update with a new sample until dac_take is 1.                                                                                                                                                                                                                                                                                                                                                                                              |
|           |                  |   |       |       | dac_data_I               | Output | 12 | Signed Q0.11 I value of DAC sample corresponding to RX channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           |                  |   |       |       | dac_data_Q               | Output | 12 | Signed Q0.11 Q value of DAC sample corresponding to RX channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# **Subdevice Connections**

| Supports Worker | Supports Worker Port | ad9361_dac_sub.hdl Port | ad9361_dac_sub.hdl Port Index |
|-----------------|----------------------|-------------------------|-------------------------------|
| ad9361_dac      | dev_dac              | dev_data_ch0_in         | 0                             |
| ad9361_dac      | dev_dac              | dev_data_ch1_in         | 0                             |

## Control Timing and Signals

The AD9361 DAC Sub subdevice worker contains four clock domains: control plane, FB\_CLK\_P, "dac\_clk" and "dad2\_clk".

#### Control Plane Clock Domain

The data\_cfg\_tx signals enter this worker in the control plane clock domain. Inside this worker, they are combined combinatorially into a single signal which is subsequently synchronized to the dacd2\_clk domain. The dacd2\_clk domain signal is then used to handle time-interleaving of multiple channel's data.

#### DATA\_CLK\_P/FB\_CLK\_P Clock Domain

The AD9361 DATA\_CLK\_P clock enters this worker via the dev\_data\_clk devsignal. DATA\_CLK\_P clock is forwarded to the FB\_CLK\_P device signal as well as used to generate dac\_clk.

### "dac\_clk" Clock Domain

The "dac\_clk" clock is an inverted version of DATA\_CLK\_P. Note that data transitions for the TX data sent out via the dev\_data\_to\_pins devsignal port are falling-edge aligned with FB\_CLK\_P since the falling edge is what the AD9361 datasheets specifies its setup/hold requirements against[2]. The dac\_clk domain allows for logic within this worker to be falling edge aligned with FB\_CLK\_P.

#### "dacd2\_clk" Clock Domain

The "dacd2\_clk" clock is a divided by 2 version of "dac\_clk". TX data for channel 0 and channel 1 enter this worker in the dacd2\_clk domain from the dev\_data\_ch0\_in and dev\_data\_ch1\_in devsignal ports, respectively. The dacd2\_clk clock was a necessary replacement for some of the dac\_clk logic in order to alleviate timing violations in the dac\_clk domain for the zed\_ise platform. Note that because dacd2\_clk is a divided version of dac\_clk, synchronization logic between the two is not necessary and not included.

#### Data latency

#### • LVDS

Latency for LVDS is given as the number of clock cycles from a given channel's data becoming ready on the dac\_data\_I and dac\_data\_Q devsignals to the starting edge of the high 6-bit I word on the AD9361 data bus output. Note that, for multichannel modes, latency can be two possible values depending on the current state of the 2-state channel serialization state machine exists when dac\_data\_I/dac\_data\_Q becomes ready. The latency for the various LVDS configurations are as follows:

- 1R1T
  - channel 0 data latency = 3 FB\_CLK\_P cycles (2 are pipeline delay which are arguably unnecessary and 1 is a 12-bit word to 6-bit word serialization register),
- 2R1T/1R2T/2R2T channel 0 data latency = 3 or 5 FB\_CLK\_P cycles (2 are pipeline delay which are arguably unnecessary, 2 are possible channel serialization register delay, and 1 is a 12-bit word to 6-bit word serialization register), channel 1 data latency = 3 or 5 FB\_CLK\_P cycles (2 are pipeline delay which are arguably unnecessary, 2 are possible channel serialization register delay, and 1 is a 12-bit word to 6-bit word serialization register).

#### • CMOS

Not yet implemented or supported.

#### **Multichannel Phase Coherency**

Note that the two channel data made available via dev\_data\_ch0\_in and dev\_data\_ch1\_in are only ever considered to be phase coherent if coherency is guaranteed by the worker(s) that dev\_data\_ch0\_in and dev\_data\_ch1\_in are connected to. For example, multiple instances of ad9361\_dac.hdl would not guarantee phase coherence because their datastreams would be independent. However, if a single device worker was created which interfaced with both dev\_data\_ch0\_in and dev\_data\_ch1\_in, phase coherency could be guaranteed by updating the values for the two channels in an every-other-clock fashion.

### Performance and Resource Utilization

#### $ad9361\_dac\_sub.hdl$

Fmax refers to the maximum allowable clock rate for any registered signal paths within a given clock domain for an FPGA design. Fmax in the table below is specific only to this worker and represents the maximum possible Fmax for any OpenCPI bitstream built with this worker included. Note that the Fmax value for a given clock domain for the final bitstream is often worse than the Fmax specific to this worker, even if this worker is the only one included in the bitstream. Note also that the DATA\_CLK\_P devsignal's rate will only ever go as high as 245.76 MHz[2].

Table entries are a result of building the worker with the following parameter property sets:

- LVDS\_p=True
- HALF\_DUPLEX\_p=False
- SINGLE\_PORT\_p=False
- DATA\_RATE\_CONFIG\_p=DDR

| Device                       | Registers<br>(typical) | LUTs (typical) | Fmax (typical)<br>(dev_data_clk) | Memory/Special<br>Functions | Design Suite          |
|------------------------------|------------------------|----------------|----------------------------------|-----------------------------|-----------------------|
| Zyng XC7Z020-1-CLG484        | 91                     | 88             | 286 MHz <sup>1</sup>             | 2 BUFR, 8 ODDR              | Vivado 2017.1         |
| Zyliq XC1Z020-1-CLG484       | 99                     | 105            | 704 MHz                          | 2 BUFR, 8 ODDR              | ISE 14.7              |
| Virtex-6 XC6VLX240T-1-FF1156 | 99                     | 105            | 632 MHz                          | 2 BUFR, 8 ODDR              | ISE 14.7              |
| Stratix IV EP4SGX230K-C2-F40 | (unsupported)          | (unsupported)  | 2                                | (unsupported)               | Quartus Prime<br>15.1 |

#### Test and Verification

The test outlined in [5] includes validation of this worker's functionality (for LVDS only). Note that this worker does not successfully operate with the FMCOMMS2/3 card on the ML605 FMC-HPC slot due to an unknown data fidelity issue.

 $<sup>^{1}</sup>$ These measurements were the result of a Vivado timing analysis which was different from the Vivado analysis performed by default for OpenCPI worker builds. For more info see Appendix 1

<sup>&</sup>lt;sup>2</sup>Quartus does not perform timing analysis at the OpenCPI worker build (i.e. synthesis) stage.

## References

- [1] AD9361 Datasheet and Product Info http://www.analog.com/en/products/rf-microwave/integrated-transceivers-transmitters-receivers/ wideband-transceivers-ic/ad9361.html
- [2] AD9361 Reference Manual UG-570 AD9361\_Reference\_Manual\_UG-570.pdf
- [3] AD9361 Register Map Reference Manual UG-671 AD9361\_Register\_Map\_Reference\_Manual\_UG-671.pdf
- [4] AD361 Data Sub Component Data Sheet AD9361\_Data\_Sub.pdf
- [5] AD361 DAC Component Data Sheet AD9361\_DAC.pdf
- [6] AD361 Configy Proxy Component Data Sheet AD9361\_Config\_Proxy.pdf

### 1 Appendix - Vivado Timing Analysis

The Vivado timing report that OpenCPI runs for device workers erroneously reports net delays which are not indicative of the maximum allowable clock rate for a given clock pin. Custom Vivado tcl commands have to be run device workers to calculate this information.

The desired maximum clock rate for the DATA\_CLK\_P clock domain for this worker is computed as the inverse of the DATA\_CLK\_P clock period which causes the worst case slack to be 0 ns. In preparation for running the timing analys, build the worker, source the Vivado settings64.sh script, the run the following commands from the base project directory):

```
cd hdl/devices/
vivado -mode tcl
open_project ad9361_dac_sub.hdl/target-zynq/ad9361_dac_sub_rv.xpr
synth_design -part xc7z020clg484-1 -top ad9361_dac_sub_rv -mode out_of_context
```

To get the desired period, we must define DATA\_CLK\_P as a clock in Vivado (create\_clock command) with some arbitrarily chosen period (we chose 0.001 ns). Note that get\_nets dev\_data\_clk\* returns dev\_data\_clk\_in[DATA\_CLK\_P], which is the desired DATA\_CLK\_P net which is passed into this device worker via the dev\_data\_clk\_in devsignal.

```
create_clock -name clk2 -period 0.001 [get_nets dev_data_clk*]
```

The timing report is then run to to report the worst case slack for our defined clock period.

```
report_timing -delay_type min_max
```

The following is the output of this report:

```
Timing Report
Slack (VIOLATED) :
                      -3.485ns (required time - arrival time)
 Source:
                      worker/data_mode_lvds.reg_duplication_loop[6].dacd2_ch0_i_r_reg[6]/C
                        (rising edge-triggered cell FDRE clocked by dev_data_ch1_in_out[dac_clk] {rise@0.001ns fall@0.002ns period=0.002ns})
 Destination:
                      worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]/D
                        (rising edge-triggered cell FDRE clocked by clk2' {rise@0.000ns fall@0.001ns period=0.001ns})
 Path Group:
                      clk2
 Path Type:
                      Setup (Max at Slow Process Corner)
 Requirement:
                      0.002ns (clk2 fall@0.002ns - dev_data_ch1_in_out[dac_clk] rise@0.001ns)
 Data Path Delay:
                      1.772ns (logic 1.020ns (57.562%) route 0.752ns (42.438%))
 Logic Levels:
                      2 (LUT3=1 MUXF7=1)
 Clock Path Skew:
                      -1.760ns (DCD - SCD + CPR)
   Destination Clock Delay (DCD): 2.709ns = ( 2.712 - 0.002 )
   Source Clock Delay (SCD): 4.632ns = (4.633 - 0.001)
   Clock Pessimism Removal (CPR): 0.163ns
 Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE
   Total System Jitter (TSJ): 0.071ns
   Total Input Jitter (TIJ): 0.000ns
   Discrete Jitter
                         (DJ): 0.000ns
                         (PE): 0.000ns
   Phase Error
                                            Incr(ns) Path(ns) Netlist Resource(s)
                      (clock dev_data_ch1_in_out[dac_clk] rise edge)
                                               0.001 0.001 r
                                               0.000
                                                       0.001 f dev_data_clk_in[DATA_CLK_P] (IN)
                                                       0.974 worker/dev_data_clk_in[DATA_CLK_P]
                                               0.973
                      net (fo=0)
```

```
LUT1 (Prop_lut1_I0_0)
                         0.124
                                1.097 r worker/dac_clk_bufr_i_1/0
net (fo=1, unplaced)
                         0.800
                                 1.897 worker/dac_dev_data_clk_p
                                 2.434 r worker/dac_clk_bufr/0
BUFR (Prop bufr I 0)
                        0.537
net (fo=20, unplaced)
                        0.584
                                3.018 worker/dac clk
BUFR (Prop_bufr_I_0)
                         1.031
                                 4.049 r worker/BUFR inst/0
net (fo=91, unplaced)
                         0.584
                                 4.633 worker/dev_data_ch1_in_out[dac_clk]
FDRE
                                      r worker/data_mode_lvds.reg_duplication_loop[6].dacd2_ch0_i_r_reg[6]/C
FDRE (Prop_fdre_C_Q)
                         0.478
                                 5.111 r worker/data_mode_lvds.reg_duplication_loop[6].dacd2_ch0_i_r_reg[6]/Q
                        0.752
                                 5.863 worker/data_mode_lvds.reg_duplication_loop[6].dacd2_ch0_i_r_reg_n_0_[6]
net (fo=2, unplaced)
LUT3 (Prop_lut3_I0_0)
                         0.295
                                 6.158 r worker/data_mode_lvds.dac_data_ddr_first_r[0]_i_3/0
net (fo=1, unplaced)
                         0.000
                                 6.158 worker/dacd2_i_r__0[6]
MUXF7 (Prop_muxf7_I1_0)
                         0.247
                                 6.405 r worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]_i_1/0
net (fo=1, unplaced)
                                 6.405 worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]_i_1_n_0
                         0.000
                                       r worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]/D
(clock clk2 fall edge)
                       0.002
                                0.002 f
                         0.000 0.002 f dev_data_clk_in[DATA_CLK_P] (IN)
                        0.924 0.927 worker/dev_data_clk_in[DATA_CLK_P]
net (fo=0)
LUT1 (Prop_lut1_I0_0)
                        0.100
                                 1.027 r worker/dac_clk_bufr_i_1/0
net (fo=1, unplaced)
                        0.760
                                 1.787 worker/dac_dev_data_clk_p
BUFR (Prop_bufr_I_0)
                         0.486
                                 2.273 r worker/dac_clk_bufr/0
net (fo=20, unplaced)
                        0.439
                                 2.712 worker/dac_clk
                                      r worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]/C
clock pessimism
                         0.163
                                 2.875
clock uncertainty
                        -0.035
                                 2.839
FDRE (Setup_fdre_C_D)
                         0.080
                                 2.919 worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]
required time
                                 2.919
arrival time
                                 -6.405
slack
                                 -3.485
```

In order to calculate the clock period which would give a 0.000 ns slack, we add 2\*0.001 ns to the slack violation which corresponded to a 0.001 ns period. For this example, the result is -(-3.485) + 2\*(0.001) = 3.487 ns. The inverse of this value is what corresponds to the 286 MHz measurement in the table above?? This measurement can be verified by re-defining the clock period to have a period of 3.487 ns and re-running the timing report to see a worst case slack of 0 ns.

create\_clock -name clk2 -period 3.487 [get\_nets dev\_data\_clk\*]
report\_timing -delay\_type min\_max

```
Timing Report
Slack (MET) :
                       0.000ns (required time - arrival time)
 Source:
                       worker/data_mode_lvds.reg_duplication_loop[6].dacd2_ch0_i_r_reg[6]/C
                         (rising edge-triggered cell FDRE clocked by dev_data_ch1_in_out[dac_clk] {rise@1.743ns fall@5.230ns period=6.974ns})
 Destination:
                       worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]/D
                         (rising edge-triggered cell FDRE clocked by clk2' {rise@0.000ns fall@1.743ns period=3.487ns})
 Path Group:
 Path Type:
                       Setup (Max at Slow Process Corner)
                       3.487ns (clk2 fall@5.230ns - dev_data_ch1_in_out[dac_clk] rise@1.743ns)
 Requirement:
 Data Path Delay:
                       1.772ns (logic 1.020ns (57.562%) route 0.752ns (42.438%))
 Logic Levels:
                       2 (LUT3=1 MUXF7=1)
```

```
Clock Path Skew:
                   -1.760ns (DCD - SCD + CPR)
 Destination Clock Delay (DCD): 2.709ns = (7.940 - 5.230)
 Source Clock Delay (SCD): 4.632ns = (6.376 - 1.743)
 Clock Pessimism Removal (CPR): 0.163ns
Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE
 Total System Jitter (TSJ): 0.071ns
 Total Input Jitter (TIJ): 0.000ns
 Discrete Jitter
                     (DJ): 0.000ns
 Phase Error
                     (PE): 0.000ns
 Location
                 Delay type
                                       Incr(ns) Path(ns) Netlist Resource(s)
                  (clock dev_data_ch1_in_out[dac_clk] rise edge)
                                          1.743 1.743 r
                                          0.000 1.743 f dev_data_clk_in[DATA_CLK_P] (IN)
                                         0.973 2.716 worker/dev_data_clk_in[DATA_CLK_P]
                  net (fo=0)
                                         0.124
                  LUT1 (Prop_lut1_I0_0)
                                                 2.840 r worker/dac_clk_bufr_i_1/0
                                       0.800 3.640 worker/dac_dev_data_clk_p
                  net (fo=1, unplaced)
                  BUFR (Prop_bufr_I_0) 0.537 4.177 r worker/dac_clk_bufr/0
                  net (fo=20, unplaced) 0.584 4.761 worker/dac_clk
                  BUFR (Prop_bufr_I_0)
                                         1.031
                                                 5.792 r worker/BUFR_inst/0
                                         0.584 6.376 worker/dev_data_ch1_in_out[dac_clk]
                  net (fo=91, unplaced)
                  FDRE
                                                       r worker/data_mode_lvds.reg_duplication_loop[6].dacd2_ch0_i_r_reg[6]/C
                                                 6.854 r worker/data_mode_lvds.reg_duplication_loop[6].dacd2_ch0_i_r_reg[6]/Q
                  FDRE (Prop_fdre_C_Q)
                                         0.478
                  net (fo=2, unplaced)
                                      0.752 7.606 worker/data_mode_lvds.reg_duplication_loop[6].dacd2_ch0_i_r_reg_n_0_[6]
                  LUT3 (Prop_lut3_I0_0) 0.295
                                                 7.901 r worker/data_mode_lvds.dac_data_ddr_first_r[0]_i_3/0
                  net (fo=1, unplaced)
                                          0.000
                                                 7.901 worker/dacd2_i_r__0[6]
                  MUXF7 (Prop_muxf7_I1_0) 0.247
                                                 8.148 r worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]_i_1/0
                  net (fo=1, unplaced)
                                          0.000
                                                 8.148 worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]_i_1_n_0
                  FDRE
                                                       r worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]/D
                  (clock clk2 fall edge) 5.230 5.230 f
                                          0.000 5.230 f dev_data_clk_in[DATA_CLK_P] (IN)
                  net (fo=0)
                                         0.924
                                                 6.155 worker/dev_data_clk_in[DATA_CLK_P]
                  LUT1 (Prop_lut1_I0_0) 0.100 6.255 r worker/dac_clk_bufr_i_1/0
                  net (fo=1, unplaced) 0.760 7.015 worker/dac_dev_data_clk_p
                  BUFR (Prop_bufr_I_0)
                                         0.486 7.501 r worker/dac_clk_bufr/0
                  net (fo=20, unplaced)
                                         0.439
                                                 7.940 worker/dac_clk
                  FDRE
                                                       r worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]/C
                  clock pessimism
                                         0.163 8.103
                  clock uncertainty
                                         -0.035
                                                  8.067
                  FDRE (Setup_fdre_C_D)
                                         0.080
                                                 8.147 worker/data_mode_lvds.dac_data_ddr_first_r_reg[0]
______
                                                  8.147
                  required time
                                                 -8.148
                  arrival time
                                                  0.000
```