# OpenCPI Rx App Guide

## Version 1.4

WARNING: Run-time failures have been observed for several unit tests and applications on PCIe-based platforms. The work around requires modifying the **buffersize** attribute of the PL to PS (egress) boundary connection, as defined in the OAS. An example for modifying the OAS for executing on PCIe-based platforms is provided in a below section.

## Revision History

| Revision | Description of Change                                           | Date   |
|----------|-----------------------------------------------------------------|--------|
| v1.1     | Initial Release                                                 | 3/2017 |
| v1.2     | Updated for OpenCPI Release 1.2                                 | 8/2017 |
| v1.3     | Updated for OpenCPI Release 1.3                                 | 1/2018 |
| v1.3.1   | Updated for OpenCPI Release 1.3.1, including FMCOMMS2/3 support | 3/2018 |
| v1.4     | Updated recommendations for configuring OCPI_LIBRARY_PATH       | 9/2018 |

# Table of Contents

| 1        | Document Scope                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| <b>2</b> | Supported Hardware Setups                                                                                                                                                                                                                                                                                                                                                                                                                              | 4                                            |
| 3        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4                                            |
| 4        | Building the Application 4.1 Common Application Worker Dependencies 4.2 Hardware-Specific Worker Dependencies 4.3 Platform-Specific Dependencies 4.4 HDL Assembly and HDL Container 4.5 Performance and Resource Utilization 4.6 Executable                                                                                                                                                                                                            | 7<br>8<br>9                                  |
| 5        | Testing the Application  5.1 Sample Test Setup  5.2 make show  5.3 Artifacts  5.4 Arguments to executable  5.5 Library Path Requirements  5.6 Expected results  5.7 Using a RF Signal Generator  5.7.1 Example Hardware Setups  5.7.2 Example 1 - Execution (remote system)  5.7.3 Example 1 - Verification (development system)  5.7.4 Example 2 - Execution (remote system)  5.7.5 Example 2 - Verification (development system)  5.7.8 Known Issues | 11<br>12<br>12<br>14<br>15<br>16<br>16<br>17 |
| 6        | Appendix A: Worker Parameters                                                                                                                                                                                                                                                                                                                                                                                                                          | 18                                           |
| 7        | Appendix B: Artifacts         7.1 Zedboard/FMCOMMS2/3          7.2 ML605 FMCOMMS2/3 in FMC HPC          7.3 ML605 FMCOMMS2/3 in FMC LPC          7.4 Matchstiq-Z1          7.5 Zedboard/Zipper          7.6 Stratix IV/Zipper          7.7 ML605/Zipper                                                                                                                                                                                                | 22<br>22<br>22<br>22<br>22                   |

## 1 Document Scope

This document describes the OpenCPI Receive demo application or "Rx App". It includes a description of the RX App application and instructions on how to setup the various supported hardware platforms, build and execution of the application.

## 2 Supported Hardware Setups

This app is supported on the following hardware configurations:

- Zedboard/FMCOMMS2
- $\bullet$  Zedboard/FMCOMMS3
- x86/ML605/FMCOMMS2 in FMC LPC slot
- x86/ML605/FMCOMMS2 in FMC HPC slot
- $\bullet~$  x86/ML605/FMCOMMS3 in FMC LPC slot
- x86/ML605/FMCOMMS3 in FMC HPC slot
- Matchstiq-Z1
- $\bullet$  Zedboard/Zipper/MyriadRF
- $\bullet$ x86/Stratix IV GX development kit (230 Edition)/Zipper/MyriadRF in HSMC A slot
- x86/Stratix IV GX development kit (230 Edition)/Zipper/MyriadRF in HSMC B slot
- x86/ML605/Zipper/MyriadRF in FMC LPC slot
- x86/ML605/Zipper/MyriadRF in FMC HPC slot

## 3 Description

A block diagram of the RX app (for Stratix IV GX230 / Zipper on HSMC B specifically) can be seen in Figures 1 and 2. Complex samples from the ADC are ingested into the FPGA, processed, potentially timestamped, and written to file.



Figure 1: RX App Block Diagram for Stratix IV GX230 with Zipper on HSMC B (1/2)



Figure 2: RX App Block Diagram for Stratix IV GX230 with Zipper on HSMC B (2/2)

## 4 Building the Application

## 4.1 Common Application Worker Dependencies

The following application workers, sorted by component library name, must be built prior to building the RX application assembly. See Appendix A for the parameter configurations used in the application, and see the individual component datasheets for more information.

• ocpi.core

file\_write.rcc

• ocpi.assets.util\_comps timestamper.hdl

• ocpi.assets.dsp\_comps

cic\_dec.hdl

complex\_mixer.hdl

 $iq\_imbalance\_fixer.hdl$ 

dc\_offset\_filter.hdl

## 4.2 Hardware-Specific Worker Dependencies

The following device and proxy workers, sorted by component library name, must be built prior to building the RX application assembly. See Appendix A for the parameter configurations used in the application, and see the individual component datasheets for more information and build instructions.

### Matchstiq-Z1

## Zipper/MyriadRF Card

## FMCOMMS2/3 Cards

• ocpi.assets.devices lime\_adc.hdl

lime\_rx\_proxy.rcc

lime\_rx.hdl

lime\_spi.hdl

pca9535.hdl

si5338\_proxy.rcc

si5338.hdl

tmp100\_proxy.rcc

tmp100.hdl

• ocpi.assets.platforms.matchstiq\_z1.devices

matchstiq\_z1\_rx.rcc

matchstiq\_z1\_avr\_proxy.rcc

matchstiq\_z1\_avr.hdl

 $matchstiq_z1_pca9535_$ 

proxy.rcc

matchstiq\_z1\_i2c.hdl

ocpi.assets.devices
 lime\_adc.hdl
 lime\_rx\_proxy.rcc
 lime\_rx.hdl
 lime\_spi.hdl
 si5351\_proxy.rcc

si5351.hdl

• ocpi.assets.cards zipper\_rx.rcc • ocpi.assets.devices
ad9361\_adc.hdl
ad9361\_adc\_sub.hdl
ad9361\_config.hdl
ad9361\_config\_proxy.rcc
ad9361\_dac.hdl
ad9361\_dac\_sub.hdl
ad9361\_data\_sub.hdl
ad9361\_spi.hdl

• ocpi.assets.cards

fmcomms\_2\_3\_i2c.hdl fmcomms\_2\_3\_rx.rcc

## 4.3 Platform-Specific Dependencies

Platform support for the Matchstiq-Z1, Zedboard, Stratix IV, ML605 must also be built prior to building the RX application assembly. See the respective Platform Data Sheet for more information and build instructions.

## 4.4 HDL Assembly and HDL Container

The FPGA portion of the application consists of the dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper HDL assembly and the appropriate Matchstiq-Z1/Zedboard/Stratix IV/ML605 HDL container file. The HDL assembly instances the signal processing and timestamping components. The HDL container has three primary functions in this application:

- 1) Connects HDL assembly input to the ADC hardware for gathering IQ data
- 2) Connects HDL assembly output to the processor for writing data to disk
- 3) Instances command and control SPI/I2C HDL Device Workers required to configure the RF front end

## 4.5 Performance and Resource Utilization

Table 1: Resource Utilization Table for hdl-assembly: dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper

| Container                                      | OCPI Platform | OCPI Target | Tool    | Version | Device           | Registers (Typ) | LUTs (Typ) | Fmax (MHz) (Typ) | Memory/Special Functions                                                                                                                           |
|------------------------------------------------|---------------|-------------|---------|---------|------------------|-----------------|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| cnt_1rx_0tx_thruasm_fmcomms_2_3_hpc_LVDS_ml605 | ml605         | virtex6     | ISE     | 14.7    | 6vlx240tff1156-1 | 13851           | 18307      | 125.66           | DSP48E1: 15<br>BUFG: 7<br>BUFGCTRL: 7                                                                                                              |
| cnt_1rx_0tx_thruasm_fmcomms_2_3_lpc_LVDS_ml605 | ml605         | virtex6     | ISE     | 14.7    | 6vlx240tff1156-1 | 13851           | 18307      | 125.66           | DSP48E1: 15<br>BUFG: 7<br>BUFGCTRL: 7                                                                                                              |
| cnt_1rx_0tx_thruasm_fmcomms_2_3_lpc_LVDS_zed   | zed           | zynq        | Vivado  | 2017.1  | xc7z020clg484-1  | 8760            | 8878       | 100.0            | DSP48E1: 15<br>RAMB36E1: 21<br>BUFG: 2<br>BUFGCTRL: 2                                                                                              |
| cnt_1rx_0tx_thruasm_matchstiq_z1               | matchstiq_z1  | zynq        | Vivado  | 2017.1  | xc7z020clg484-1  | 9814            | 9890       | 100.0            | DSP48E1: 15<br>RAMB18E1: 2<br>RAMB36E1: 21<br>BUFG: 2<br>BUFGCTRL: 2                                                                               |
| cnt_1rx_0tx_thruasm_zipper_hpc_ml605           | ml605         | virtex6     | ISE     | 14.7    | 6vlx240tff1156-1 | 13851           | 18307      | 125.66           | DSP48E1: 15<br>BUFG: 7<br>BUFGCTRL: 7                                                                                                              |
| cnt_1rx_0tx_thruasm_zipper_hsmc_a_alst4        | alst4         | stratix4    | Quartus | 17.1.0  | EP4SGX230KF40C2  | 41021           | 27161      | N/A              | Block Memory Bits: 498918<br>PLL: 1<br>DSP18: 26<br>GXB Transmitter PMA: 4<br>GXB Receiver PCS: 4<br>GXB Receiver PMA: 4<br>GXB Transmitter PCS: 4 |
| cnt_1rx_0tx_thruasm_zipper_hsmc_b_alst4        | alst4         | stratix4    | Quartus | 17.1.0  | EP4SGX230KF40C2  | 41021           | 27161      | N/A              | Block Memory Bits: 498918<br>PLL: 1<br>DSP18: 26<br>GXB Transmitter PMA: 4<br>GXB Receiver PCS: 4<br>GXB Receiver PMA: 4<br>GXB Transmitter PCS: 4 |
| cnt_1rx_0tx_thruasm_zipper_lpc_ml605           | ml605         | virtex6     | ISE     | 14.7    | 6vlx240tff1156-1 | 13851           | 18307      | 125.66           | DSP48E1: 15<br>BUFG: 7<br>BUFGCTRL: 7                                                                                                              |
| cnt_1rx_0tx_thruasm_zipper_lpc_zed             | zed           | zynq        | Vivado  | 2017.1  | xc7z020clg484-1  | 8760            | 8878       | 100.0            | DSP48E1: 15<br>RAMB36E1: 21<br>BUFG: 2<br>BUFGCTRL: 2                                                                                              |

## 4.6 Executable

The software portion of the application consists of a C++ program written using the OpenCPI C++ API, RCC endpoint proxy workers for command and control functionality, and the file\_write.rcc RCC app worker for capturing data. For more implementation details on the endpoint proxy, see the matchstiq\_z1\_rx.rcc, zipper\_rx.rcc, or fmcomms\_2\_3\_rx.rcc component datasheets. The C++ program instantiates and OpenCPI application object using one of the application XML files: rx\_fmcomms\_2\_app.xml, rx\_fmcomms\_3\_app.xml, rx\_matchstiq\_z1\_app.xml, rx\_zipper\_app.xml. Each of these files contain all of the property settings for the components in the application, except the configuration of the endpoint proxy for controlling RF hardware. These settings are passed on the command line to the approriate endpoint proxy worker and set using the ACI.

To build for the host platform (centos6/centos7 - which is the case if ML605 or Stratix IV platform is intended to be used), run the following commands from the  $rx_app$  directory:

#### ocpidev build

To build for the Zedboard or Matchstiq-Z1 (which run the xilinx13\_3 PetaLinux operating system), run the following command from the rx\_app directory:

```
ocpidev build --rcc-platform xilinx13_3
```

For optimal throughput, the file write RCC component writes directly to RAM via a Linux RAMdisk at runtime, and the application copies the data from RAM to a file in the application directory (odata/rx\_app\_raw.out) RX data capture is complete. The executable creates an additional shortened copy of this data (odata/rx\_app\_shortened.out) which omits some number of bytes from the beginning of the data. This is done because some of the components include feedback loops which require some setup time before functioning as desired.

## 5 Testing the Application

## 5.1 Sample Test Setup

To verify functionality of the application, a transmitter broadcasting a known signal is needed. Optionally, a spectrum analyzer to compare the transmitter output to the received data is a useful verification tool.

Figure 3 shows an example test setup for the RX app. It uses GNUradio and the Ettus N210 SDR to inject data into the Platform Under Test. GNUradio is available to download in the default CENTOS 7 repository, and a sample block diagram for transmitting random FSK data is included with this application (gnuradio/usrp\_fsk.grc). The transmitter output is also split off to a spectrum analyzer.

A recommended alternative to using the Ettus N210 would be an arbitrary RF signal generator.



Figure 3: RX App Test Setup

### 5.2 make show

In order to test the application, make show can be run from the applications/rx\_app directory. This provides instructions (for Zynq-Based Platforms) for setting OCPI\_LIBRARY\_PATH on the hardware platform and then running the application. Finally, it explains how to verify the output data on the development computer. The following sections provide further insight into these instructions.

## 5.3 Artifacts

Before running the application, the location of the required deployable artifacts must be specified in the OCPI\_LIBRARY\_PATH environment variable. Each RCC worker and the FPGA image exist as an artifact which should be included. Furthermore, artifacts differ depending on which mode the application is to be run in. Appendix B includes a list of the artifacts required for each platform and mode.

## 5.4 Arguments to executable

There are eleven arguments to the RX app executable. They primarily configure the RF front end of the Platform Unit Test using the matchstiq\_z1\_rx.rcc/zipper\_rx.rcc components. Additionally, the application can be configured by setting properties in the application XML file: rx\_app.xml. Descriptions of properties can be found in the individual component datasheets. Valid ranges for each argument can be printed out by running the executable with no arguments.

The arguments to the executable are summarized in the below table:

| Argument          | Description                                                                                   |
|-------------------|-----------------------------------------------------------------------------------------------|
| rf_tune_freq      | RF (analog) tuning frequency in MHz                                                           |
| data_bw           | Effective sample rate of the frontend ADC (as well as the data being written to file) in MS/s |
| rf_bw             | Analog RF filter bandwidth in MHz                                                             |
| rf_gain           | RF (analog) gain in dB                                                                        |
| bb_bw             | Analog filter bandwidth of the basebanded (downconverted) signal path in MHz                  |
| bb_gain           | Gain (analog) of basebanded (downconverted) signal path in dB                                 |
| if_tune_freq      | Tuning frequency in MHz of the HDL mixer which mixes (downconverts) the digitized data stream |
| runtime           | Runtime of app in seconds                                                                     |
| enable_timestamps | Enable timestamp insertion in between messages                                                |
| frontend          | Only required for Zedboard or ML605, (FMCOMMS2 or FMCOMMS3 or zipper)                         |
| sma_channel       | (optional) specify which PCB SMA is used when FMCOMMS2/3 is used (RX1A or RX2A)               |

WARNING: Run-time failures have been observed for several unit tests and applications on PCIe-based platforms. The work around requires modifying the **buffersize** attribute of the PL to PS (egress) boundary connection, as defined in the OAS.

While the explicit PS to PL connection is explicitly define, the **buffersize** must be changed from 16352 to 8192, as shown in the example below:

```
<Connection>
  <Port Instance="timestamper" Name="out" Buffercount="2"/>
  <Port Instance="file_write" Name="in" Buffersize="8192" Buffercount="7"/>
  </Connection>
```

### 5.5 Library Path Requirements

Prior to running the application, the environment variable OCPI\_LIBRARY\_PATH must be configure, such that, all of the Rx application's run-time artifacts can be located. OpenCPI conveniently provides access to a project's run-time artifacts at the top-level of each project in a directory called artifacts. Reference the OpenCPI Application Development Guide for more about OCPI\_LIBRARY\_PATH.

Note that the ML605 and Stratix IV GX230 hardware setups require the intended slot-specific bitstream's file location to be first in OCPI\_LIBRARY\_PATH. This is necessary because ocpirun's artifact compatibility test does not currently differentiate between slot-connected device workers for multiple bitstreams that contain the same device worker, in the scenario where what differentiates the bitstreams is the device worker's slot connectivity.

The following are recommendations for configuring the OCPI\_LIBRARY\_PATH based on the platform, the use of a daughter card and specific slot that card is installed. For all recommendations:

- All paths are relative to the applications/rx\_app/ directory.
- It is assumed (for PCI/host platforms) that the core and assets projects are named as such and exist in the same parent directory.

### Recommended Library Path for Matchstiq-Z1 or Zedboard

For these platforms, follow the instructions contained in the Rx application's Makefile. They can be viewed by opening the Makefile in an editor, or by executing "make show" from within the assets/applications/rx\_app/.

### Recommended Library Path for ML605/FMCOMMS2/3 in FMC HPC

OCPI\_LIBRARY\_PATH=../../artifacts/ocpi.assets.dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_\
ml605\_cfg\_1rx\_0tx\_fmcomms\_2\_3\_hpc\_lvds\_cnt\_1rx\_0tx\_thruasm\_fmcomms\_2\_3\_hpc\_LVDS\_ml605.hdl.0.ml605.gz\
:../../core/artifacts:../../artifacts

### Recommended Library Path for ML605/FMCOMMS2/3 in FMC LPC

OCPI\_LIBRARY\_PATH=../../artifacts/ocpi.assets.dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_\
ml605\_cfg\_1rx\_0tx\_fmcomms\_2\_3\_lpc\_lvds\_cnt\_1rx\_0tx\_thruasm\_fmcomms\_2\_3\_lpc\_LVDS\_ml605.hdl.0.ml605.gz \
:../../core/artifacts:../../artifacts

### Recommended Library Path for ML605/Zipper in FMC HPC

OCPI\_LIBRARY\_PATH=../../artifacts/ocpi.assets.dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_\
ml605\_ml605\_zipper\_fmc\_hpc\_rx\_cnt\_1rx\_0tx\_thruasm\_zipper\_hpc\_ml605.hdl.0.ml605.gz\
:../../core/artifacts:../../artifacts

#### Recommended Library Path for ML605/Zipper in FMC LPC

OCPI\_LIBRARY\_PATH=../../artifacts/ocpi.assets.dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_\
ml605\_ml605\_zipper\_fmc\_lpc\_rx\_cnt\_1rx\_0tx\_thruasm\_zipper\_lpc\_ml605.hdl.0.ml605.gz\
:../../core/artifacts:../../artifacts

#### Recommended Library Path for Stratix IV GX230/Zipper in HSMC A

OCPI\_LIBRARY\_PATH=../../artifacts/ocpi.assets.dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_\
alst4\_alst4\_zipper\_hsmc\_alst4\_port\_a\_rx\_cnt\_1rx\_0tx\_thruasm\_zipper\_hsmc\_a\_alst4.hdl.0.alst4.gz\
:../../core/artifacts:../../artifacts

## Recommended Library Path for Stratix IV GX230/Zipper in HSMC B

OCPI\_LIBRARY\_PATH=../../artifacts/ocpi.assets.dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_\
alst4\_alst4\_zipper\_hsmc\_alst4\_port\_b\_rx\_cnt\_1rx\_Otx\_thruasm\_zipper\_hsmc\_b\_alst4.hdl.0.alst4.gz\
:../../core/artifacts:../../artifacts

## 5.6 Expected results

A python script is included with the application for plotting the received data in both the time and frequency domain. Using the test setup shown above and the default settings for the GNUradio block diagram, run the application with the following arguments:

#### FMCOMMS2/3

```
# Usage is:
# ./target-xilinx13_3/rx_app rf_tune_freq data_bw rf_bw rf_gain bb_bw bb_gain if_tune_freq runtime enable_timestamps
    ./target-xilinx13_3/rx_app 1000     0.256     -1     12     1     -1     0.256     1     1
```

#### Matchstiq-Z1

```
# Usage is:
# ./target-xilinx13_3/rx_app rf_tune_freq data_bw rf_bw rf_gain bb_bw bb_gain if_tune_freq runtime enable_timestamps
    ./target-xilinx13_3/rx_app 1000     0.256     400     10     0.75     51     0.256           1           1
```

#### Zipper/Myriad RF card

```
# Usage is:
# ./target-centos7/rx_app rf_tune_freq data_bw rf_bw rf_gain bb_bw bb_gain if_tune_freq runtime enable_timestamps frontend
    ./target-centos7/rx_app 1000    0.256    -1    6    0.75    51    0.256    1    1    zipper
```

The output file can then be plotted with the python script with the following syntax and the output can be seen below:

python ./scripts/plotAndFftAndTime.py odata/rx\_app\_raw.out complex 18000 256000 16352



Alternatively, the shortened file can be plotted which will ignore optionally unwanted startup data:

python ./scripts/plotAndFftAndTime.py odata/rx\_app\_shortened.out complex 18000 256000 16352

The default sample rate for the GNU radio block diagram is  $512~\rm kS/s$ . It is recommended that when using RX app with this input signal that a sample rate close to  $512~\rm kS/s$  be used. Higher sample rates are still valid, but may produce plots that look drastically different than those shown here.



Figure 4: Output of RX app

Timestamps are embedded, optionally, in the output file, and in addition to plotting, the script parses out and prints the timestamps. An example output gathered using the syntax above:

```
Timestamp at index: 000000000 : 1.0728292 Seconds: 0x1 Fraction: 0x12a4eec4

Timestamp at index: 000008180 : 1.0887978 Seconds: 0x1 Fraction: 0x16bb73ba ('Delta: 0.0159686', 'Expected:, 0.0159688')

Timestamp at index: 000016360 : 1.1047664 Seconds: 0x1 Fraction: 0x1ad1f906 ('Delta: 0.0159686', 'Expected:, 0.0159688')
```

A small discrepancy (+/- 10) between Delta and Expected is typical. The difference is an artifact of the resolution of the fractional part of the timestamp applied in the timestamper HDL component. More information can be found in the timestamper component datasheet.

## 5.7 Using a RF Signal Generator

An arbitrary RF signal generator can be used with RX app instead of the Ettus N210.

#### 5.7.1 Example Hardware Setups

#### FMCOMMS2/3 card

- Signal generator is set to 2400.8 MHz with an amplitude of -40 dBm.
- Signal generator is connected to the FMCOMMS2/3 RX1A SMA.

#### Matchstiq-Z1 platform

- $\bullet\,$  Signal generator is set to 2400.8 MHz with an amplitude of -60 dBm.
- Signal generator is connected to the Matchstiq-Z1 RX SMA.

#### Zipper card

- Signal generator is set to 2400.8 MHz with an amplitude of -40 dBm.
- Signal generator is connected to the Zipper's MyriadRF's RXTEST SMA.

## 5.7.2 Example 1 - Execution (remote system)

An example run with an IF tune freq of 0.1 MHz would be as follows.

#### FMCOMMS2 card

```
SAMP_RATE_MHZ=2.5
RF_TUNE_FREQ_MHZ=2400
IF_TUNE_FREQ_MHZ=0.1
./<target>/rx_app_$RF_TUNE_FREQ_MHZ_$SAMP_RATE_MHZ_-1_24_2.5_-1_$IF_TUNE_FREQ_MHZ_1_1_1_FMCOMMS2_RX1A
```

#### FMCOMMS3 card

```
SAMP_RATE_MHZ=2.5

RF_TUNE_FREQ_MHZ=2400

IF_TUNE_FREQ_MHZ=0.1

./<target>/rx_app_$RF_TUNE_FREQ_MHZ_$SAMP_RATE_MHZ_-1_24_2.5_-1_$IF_TUNE_FREQ_MHZ_1_1_1_FMCOMMS3_RX1A
```

#### Matchstiq-Z1 platform

```
SAMP\_RATE\_MHZ=2.5
RF\_TUNE\_FREQ\_MHZ=2400
IF\_TUNE\_FREQ\_MHZ=0.1
./target-xilinx13_3/rx\_app_u\$RF\_TUNE\_FREQ\_MHZ_u\$SAMP\_RATE\_MHZ_u400_u10_u1.25_u51_u\$IF\_TUNE\_FREQ\_MHZ_u1_u1_u \\ \hookrightarrow matchstiq_z1
```

### Zipper card

```
SAMP_RATE_MHZ=2.5

RF_TUNE_FREQ_MHZ=2400

IF_TUNE_FREQ_MHZ=0.1

./target-xilinx13_3/rx_app_$RF_TUNE_FREQ_MHZ_$SAMP_RATE_MHZ_-1_6_1.25_51_$IF_TUNE_FREQ_MHZ_1_1_2ipper
```

#### 5.7.3 Example 1 - Verification (development system)

Verify that the signal generator tone exists at 700,000 Hz in the plotted baseband signal FFT (calculated as signal generator frequency - RF tune frequency - IF tune frequency = 2400.8 MHz - 2400 MHz - 0.1 MHz = 700,000 Hz).

```
SAMP_RATE_HZ=2500000
python_./scripts/plotAndFftAndTime.py_odata/rx_app_shortened.out_complex_65536_$SAMP_RATE_HZ_16352_&
```





Figure 5: Output of RX app

#### 5.7.4 Example 2 - Execution (remote system)

An example run with an IF tune freq of 0 MHz would be as follows.

#### FMCOMMS2 card

```
SAMP_RATE_MHZ=2.5

RF_TUNE_FREQ_MHZ=2400

IF_TUNE_FREQ_MHZ=0
./<target>/rx_app_$RF_TUNE_FREQ_MHZ_$SAMP_RATE_MHZ_-1_24_2.5_-1_$IF_TUNE_FREQ_MHZ_1_1_FMCOMMS2_RX1A
```

#### FMCOMMS3 card

```
SAMP_RATE_MHZ=2.5

RF_TUNE_FREQ_MHZ=2400

IF_TUNE_FREQ_MHZ=0
./<target>/rx_app_$RF_TUNE_FREQ_MHZ_$SAMP_RATE_MHZ_-1_24_2.5_-1_$IF_TUNE_FREQ_MHZ_1_1_1_FMCOMMS3_RX1A
```

#### Matchstiq-Z1 platform

```
SAMP_RATE_MHZ=2.5

RF_TUNE_FREQ_MHZ=2400

IF_TUNE_FREQ_MHZ=0
./target-xilinx13_3/rx_app_$RF_TUNE_FREQ_MHZ_$\text{\text{SAMP}_RATE_MHZ}$\text{\text{\text{400}}}$\text{\text{10}}$\text{10}$\text{151}_$\text{\text{\text{$1$}}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{\text{$1$}}$\text{$1$}$\text{\text{$1$}}$\text{\text{$1$}}$\text{$1$}$\text{\text{$1$}}$\text{$1$}$\text{\text{$1$}}$\text{\text{$1$}}$\text{$1$}$\text{$1$}$\text{$1$}$\text{\text{$1$}}$\text{$1$}$\text{\text{$1$}}$\text{$1$}$\text{$1$}$\text{\text{$1$}}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}$\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\text{$1$}\t
```

### Zipper card

```
SAMP_RATE_MHZ=2.5

RF_TUNE_FREQ_MHZ=2400

IF_TUNE_FREQ_MHZ=0
./target-xilinx13_3/rx_app_$RF_TUNE_FREQ_MHZ_$SAMP_RATE_MHZ_-1_6_1.25_51_$IF_TUNE_FREQ_MHZ_1_1_2ipper
```

#### 5.7.5 Example 2 - Verification (development system)

Verify that the signal generator tone exists at 800,000 Hz in the plotted baseband signal FFT (calculated as signal generator frequency - RF tune frequency - IF tune frequency = 2400.8 MHz - 2400 MHz - 0 MHz = 800,000 Hz).

```
SAMP_RATE_HZ=2500000
pythonu./scripts/plotAndFftAndTime.pyuodata/rx_app_shortened.outucomplexu65536u$SAMP_RATE_HZu16352u&
```





Figure 6: Output of RX app

### 5.8 Known Issues

• For more information on known limitations when using the Zipper-related platforms (Zedboard, Stratix IV, ML605), see the document Myriad-RF\_1\_Zipper\_Limitations included with this project.

- If the path /var/volatile does not exist or requires root permission to write to, you will need to modify the ACI and the application XML to use a different directory for writing data. This involves simply finding and replacing /var/volatile with a different directory in the .cxx and .xml files. Failing to make this change when necessary may result in a segmentation fault error at application runtime.
- On x86 host machines with more than one Stratix IV and/or ML605s plugged into PCIe slots, this app will assume that the first found Stratix IV/ML605 has a Zipper/MyriadRF plugged in. The first found Stratix IV/ML605 will be used during execution. While there are means to address this issue, they have not been implemented for the current release.

## 6 Appendix A: Worker Parameters

### Zedboard (with FMCOMMS2/3 card)

```
• cic_dec.hdl
```

N = 3

M = 1

R = 8

 $DIN_WIDTH = 16$ 

 $ACC_WIDTH = 25$ 

DOUT\_WIDTH = 16

• complex\_mixer.hdl

 $NCO_DATA_WIDTH_p = 12$ 

 $INPUT\_DATA\_WIDTH\_p = 12$ 

 $CORDIC\_STAGES\_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

• iq\_imbalance\_fixer.hdl

 $DATA\_WIDTH\_p = 16$ 

 $ACC\_PREC\_p = 34$ 

 $PEAK\_MONITOR\_p = true$ 

• dc\_offset\_filter.hdl

 $DATA_WIDTH_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

 $\bullet$  fmcomms\_2\_3\_i2c.hdl

 $CP\_CLK\_FREQ\_p = 100e6$ 

 $\mathrm{FMC}\text{-}\mathrm{GA1} = 0$ 

 $FMC_GA0 = 0$ 

• ad9361\_spi.hdl

 $CP\_CLK\_FREQ\_HZ\_p = 100e6$ 

 $\bullet$  ad9361\_data\_sub.hdl

 $LVDS_p = true$ 

 $DATA\_CLK\_Delay = 3$ 

 $RX_Data_Delay = 0$ 

## $\rm ML605$ (with FMCOMMS2/3 card in FMC HPC slot)

• cic\_dec.hdl

N = 3

M = 1

R = 8

 $DIN_WIDTH = 16$ 

 $ACC_WIDTH = 25$ 

 $DOUT_WIDTH = 16$ 

 $\bullet$  complex\_mixer.hdl

 $NCO_DATA_WIDTH_p = 12$ 

 $INPUT_DATA_WIDTH_p = 12$ 

 $CORDIC\_STAGES\_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

• iq\_imbalance\_fixer.hdl

 $DATA\_WIDTH\_p = 16$ 

 $ACC_PREC_p = 34$ 

 $PEAK_MONITOR_p = true$ 

• dc\_offset\_filter.hdl

 $DATA_WIDTH_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

 $\bullet \ \, fmcomms\_2\_3\_i2c.hdl \\$ 

 $CP\_CLK\_FREQ\_p = 125e6$ 

 $FMC_GA1 = 0$ 

 $\mathrm{FMC}\text{-}\mathrm{GA0} = 0$ 

• ad9361\_spi.hdl

 $CP\_CLK\_FREQ\_HZ\_p = 125e6$ 

 $\bullet$  ad9361\_data\_sub.hdl

 $LVDS_p = true$ 

 $DATA\_CLK\_Delay = 2$ 

 $RX\_Data\_Delay = 0$ 

## $\rm ML605$ (with FMCOMMS2/3 card in FMC LPC slot) Matchstiq-Z1

• cic\_dec.hdl

N = 3

M = 1

R = 8

 $DIN_WIDTH = 16$ 

 $ACC_WIDTH = 25$ 

 $DOUT_WIDTH = 16$ 

• complex\_mixer.hdl

 $NCO\_DATA\_WIDTH\_p = 12$ 

 $INPUT_DATA_WIDTH_p = 12$ 

 $CORDIC\_STAGES\_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

• iq\_imbalance\_fixer.hdl

 $DATA\_WIDTH\_p = 16$ 

 $ACC_PREC_p = 34$ 

 $PEAK\_MONITOR\_p = true$ 

 $\bullet$  dc\_offset\_filter.hdl

 $DATA_WIDTH_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

•  $fmcomms_2_3_i2c.hdl$ 

 $CP\_CLK\_FREQ\_p = 125e6$ 

 $FMC\_GA1 = 1$ 

 $FMC\_GA0 = 0$ 

• ad9361\_spi.hdl

 $CP\_CLK\_FREQ\_HZ\_p = 125e6$ 

 $\bullet$  ad9361\_data\_sub.hdl

 $LVDS_p = true$ 

 $DATA\_CLK\_Delay = 2$ 

 $RX_Data_Delay = 0$ 

• cic\_dec.hdl

N = 3

 $\mathbf{M}=1$ 

R = 8

 $DIN_WIDTH = 16$ 

 $ACC_WIDTH = 25$ 

 $DOUT_WIDTH = 16$ 

• complex\_mixer.hdl

 $NCO\_DATA\_WIDTH\_p = 12$ 

 $INPUT_DATA_WIDTH_p = 12$ 

 $CORDIC\_STAGES\_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

• iq\_imbalance\_fixer.hdl

 $DATA\_WIDTH\_p = 16$ 

 $ACC_PREC_p = 34$ 

 $PEAK\_MONITOR\_p = true$ 

 $\bullet$  dc\_offset\_filter.hdl

 $DATA\_WIDTH\_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

• lime\_adc.hdl

 $DRIVE\_CLK\_p = false$ 

 $USE\_CLK\_IN\_p = false$ 

 $USE\_CTL\_CLK\_p = false$ 

 $USE\_CLK\_OUT\_p = true$ 

 $\bullet$  si5338.hdl

 $CLKIN\_PRESENT\_p = true$ 

 $CLKIN\_FREQ\_p = 3.072e7$ 

 $XTAL_PRESENT_p = false$ 

 $XTAL\_FREQ\_p = 0$ 

 $OUTPUTS\_PRESENT\_p = 1,0,0,0$ 

 $INTR\_CONNECTED\_p = false$ 

 $\bullet$  matchstiq\_z1\_i2c.hdl

 $NUSERS_p = 5$ 

 $SLAVE\_ADDRESS\_p = 0x45,0x71,0x48,0x21,0x20$ 

 $CLK_CNT_p = 199$ 

#### Zedboard (with Zipper/Myriad-RF card)

- cic\_dec.hdl
  - N = 3
  - M = 1
  - R = 8
  - $DIN_WIDTH = 16$
  - $ACC_WIDTH = 25$
  - $DOUT_WIDTH = 16$
- complex\_mixer.hdl
  - $NCO\_DATA\_WIDTH\_p = 12$
  - $INPUT_DATA_WIDTH_p = 12$
  - $CORDIC\_STAGES\_p = 16$
  - $PEAK\_MONITOR\_p = true$
- iq\_imbalance\_fixer.hdl
  - $DATA\_WIDTH\_p = 16$
  - $ACC_PREC_p = 34$
  - $PEAK\_MONITOR\_p = true$
- $\bullet$  dc\_offset\_filter.hdl
  - $DATA_WIDTH_p = 16$
  - $PEAK\_MONITOR\_p = true$
- $\bullet$  lime\_adc.hdl
  - $DRIVE\_CLK\_p = false$
  - $USE\_CLK\_IN\_p = true$
  - $USE\_CTL\_CLK\_p = false$
  - $USE\_CLK\_OUT\_p = false$
- si5351.hdl
  - $CLKIN_PRESENT = true$
  - $CLKIN\_FREQ = 3.072e7$
  - $XTAL_PRESENT = false$
  - $XTAL\_FREQ = 0$
  - $VC_PRESENT = false$
  - $OUTPUTS\_PRESENT = 0,0,1,1,1,1,0,0$
  - $OEB\_MODE = low$
  - $INTR\_CONNECTED = false$
- $\bullet \ zipper\_i2c.hdl$ 
  - $NUSERS\_p=2$

### Stratix IV GX230 (with Zipper/Myriad-RF card)

- $\bullet$  cic\_dec.hdl
  - N = 3
  - M = 1
  - R = 8
  - $DIN_WIDTH = 16$
  - $ACC_WIDTH = 25$
  - $DOUT_WIDTH = 16$
- complex\_mixer.hdl
  - $NCO\_DATA\_WIDTH\_p = 12$
  - $INPUT_DATA_WIDTH_p = 12$
  - $CORDIC\_STAGES\_p = 16$
  - $PEAK\_MONITOR\_p = true$
- iq\_imbalance\_fixer.hdl
  - $DATA\_WIDTH\_p = 16$
  - $ACC_PREC_p = 34$
  - $PEAK\_MONITOR\_p = true$
- dc\_offset\_filter.hdl
  - $DATA\_WIDTH\_p = 16$
  - $PEAK\_MONITOR\_p = true$
- lime\_adc.hdl
  - $DRIVE\_CLK\_p = false$
  - $USE\_CLK\_IN\_p = true$
  - $USE\_CTL\_CLK\_p = false$
  - $USE\_CLK\_OUT\_p = false$
- si5351.hdl
  - $CLKIN_PRESENT = true$
  - $CLKIN\_FREQ = 3.072e7$
  - $XTAL\_PRESENT = false$
  - $XTAL\_FREQ = 0$
  - $VC_{-}PRESENT = false$
  - OUTPUTS\_PRESENT = 0,0,1,1,1,1,0,0
  - $OEB\_MODE = low$
  - $INTR\_CONNECTED = false$
- $\bullet$  zipper\_i2c.hdl
  - $NUSERS_p = 2$

## ML605 (with Zipper/Myriad-RF card)

```
• cic_dec.hdl
```

N = 3

M = 1

R = 8

 $DIN_-WIDTH = 16$ 

 $ACC_WIDTH = 25$ 

 $DOUT_WIDTH = 16$ 

 $\bullet$  complex\_mixer.hdl

 $NCO\_DATA\_WIDTH\_p = 12$ 

 $INPUT_DATA_WIDTH_p = 12$ 

 $CORDIC\_STAGES\_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

 $\bullet$  iq\_imbalance\_fixer.hdl

 $DATA\_WIDTH\_p = 16$ 

 $ACC_PREC_p = 34$ 

 $PEAK\_MONITOR\_p = true$ 

 $\bullet \ dc\_offset\_filter.hdl$ 

 $DATA_WIDTH_p = 16$ 

 $PEAK\_MONITOR\_p = true$ 

 $\bullet \ \ lime\_adc.hdl$ 

 $DRIVE\_CLK\_p = false$ 

 $USE\_CLK\_IN\_p = true$ 

 $USE\_CTL\_CLK\_p = false$ 

 $USE\_CLK\_OUT\_p = false$ 

• si5351.hdl

 $CLKIN\_PRESENT = true$ 

 ${\rm CLKIN\_FREQ} = 3.072 {\rm e}7$ 

 $XTAL_PRESENT = false$ 

 $XTAL\_FREQ = 0$ 

 $VC_PRESENT = false$ 

OUTPUTS\_PRESENT = 0,0,1,1,1,1,0,0

 $OEB\_MODE = low$ 

 $INTR\_CONNECTED = false$ 

 $\bullet \ zipper\_i2c.hdl$ 

 $NUSERS_p = 2$ 

## 7 Appendix B: Artifacts

## 7.1 Zedboard/FMCOMMS2/3

- dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_zed\_cfg\_1rx\_0tx
   \_fmcomms\_2\_3\_lpc\_lvds\_cnt\_1rx\_0tx\_thruasm\_fmcomms\_2\_3\_lpc\_LVDS\_zed.bitz
- target-xilinx13\_3/file\_write\_s.so
- target-xilinx13\_3/fmcomms\_2\_3\_rx\_s.so
- target-xilinx13\_3/ad9361\_config\_proxy\_s.so

## 7.2 ML605 FMCOMMS2/3 in FMC HPC

- dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_ml605\_cfg\_1rx\_0tx
   \_fmcomms\_2\_3\_hpc\_lvds\_cnt\_1rx\_0tx\_thruasm\_fmcomms\_2\_3\_hpc\_LVDS\_ml605.bitz
- target-centos7/file\_write\_s.so
- target-centos7/fmcomms\_2\_3\_rx\_s.so
- target-centos7/ad9361\_config\_proxy\_s.so

## 7.3 ML605 FMCOMMS2/3 in FMC LPC

- dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_ml605\_cfg\_1rx\_0tx \_fmcomms\_2\_3\_lpc\_lvds\_cnt\_1rx\_0tx\_thruasm\_fmcomms\_2\_3\_lpc\_LVDS\_ml605.bitz
- $\bullet \ target\text{-centos}7/file\_write\_s.so \\$
- target-centos7/fmcomms\_2\_3\_rx\_s.so
- target-centos7/ad9361\_config\_proxy\_s.so

## 7.4 Matchstiq-Z1

- dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_matchstiq\_z1\_matchstiq\_z1\_rx\_cnt\_1rx\_0tx\_thruasm\_matchstiq\_z1.bitz
- target-xilinx13\_3/file\_write\_s.so
- target-xilinx13\_3/matchstiq\_z1\_rx\_s.so
- target-xilinx13\_3/lime\_rx\_proxy\_s.so

- target-xilinx13\_3/si5338\_proxy\_s.so
- target-xilinx13\_3/matchstiq\_z1\_avr\_proxy\_s.so
- target-xilinx13\_3/tmp100\_proxy\_s.so
- $\bullet$  target-xilinx13\_3/matchstiq\_z1\_pca9535\_proxy\_s.so

## 7.5 Zedboard/Zipper

- $\bullet \ dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_zed\_base\_cnt\_1rx\_0tx\_thruasm\_zipper\_lpc\_zed.bitz$
- target-xilinx13\_3/file\_write\_s.so
- target-xilinx13\_3/zipper\_rx\_s.so

- target-xilinx13\_3/lime\_rx\_proxy\_s.so
- target-xilinx13\_3/si5351\_proxy\_s.so

## 7.6 Stratix IV/Zipper

For Zipper plugged into HSMC Port A:

• dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_alst4\_alst4\_zipper\_hsmc\_alst4\_port\_a \_rx\_cnt\_1rx\_0tx\_thruasm\_zipper\_hsmc\_a\_alst4.bitz

For Zipper plugged into HSMC Port B:

- dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_alst4\_alst4\_zipper\_hsmc\_alst4\_port\_b \_rx\_cnt\_1rx\_0tx\_thruasm\_zipper\_hsmc\_b\_alst4.bitz
- target-centos7/file\_write\_s.so
- target-centos7/zipper\_rx\_s.so

- target-centos7/lime\_rx\_proxy\_s.so
- target-centos7/si5351\_proxy\_s.so

## $7.7 \quad ML605/Zipper$

For Zipper plugged into FMC HPC:

 $\bullet \ dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_ml605\_ml605\_zipper\_fmc\_lpc\_rx\_cnt\_1rx\_0tx\_thruasm\_zipper\_lpc\_ml605.bitz \\$ 

For Zipper plugged into FMC LPC:

- $\bullet \ dc\_offset\_iq\_imbalance\_mixer\_cic\_dec\_timestamper\_ml605\_ml605\_zipper\_fmc\_hpc\_rx\_cnt\_1rx\_0tx\_thruasm\_zipper\_hpc\_ml605.bitz$
- target-centos7/file\_write\_s.so
- $\bullet \ target\text{-}centos7/zipper\_rx\_s.so \\$

- $\bullet \ target\text{-}centos7/lime\_rx\_proxy\_s.so \\$
- $\bullet \ target\text{-}centos7/si5351\_proxy\_s.so$