

# Lab 8: complex\_mixer.hdl

HDL Application Worker using 3<sup>rd</sup> Party Cores (Vivado IP)

#### Objective

- Design, Build and Test: HDL Application Worker
- Function: Complex Mixer (complex\_mixer.hdl)
- OCS and OWD Properties (XML)
- Convert Data Port Interface: Interleaved to Parallel (OWD)
- Routes data/messages through the worker "pass-thru" (VHDL)
- Wraps Vivado IP (3rd party) cores (netlist, VHDL)
- Automated Unit Testing on multiple platforms (XML, Python)
  - Simulator: Xilinx XSIM
  - Hardware: Ettus E310 (Xilinx Zynq-7020)
- "Work-alike" to integrating a 3rd party LiquidDSP into an RCC Worker (Lab 4)





#### What's Provided

Open

- REUSE "complex\_mixer.test/"directory
  - Same as implemented in RCC Worker, 3rd Party LiquidDSP (Lab4)
  - Recall: One {component}.test/ per OCS
- Component Datasheet
  - /home/training/training\_project/components/complex\_mixer.test/doc/Complex\_Mixer.pdf
- Worker VHDL with "commented" instructions
  - /home/training/provided/lab8/complex\_mixer.vhd
- 3rd party core files: (Vivado IP output files)
  - complex\_multiplier[\_stub.vhd|.edf] and dds\_complier[\_stub.vhd|.edf]
  - complex\_multiplier\_sim\_net.vhd and dds\_compiler\_sim\_net.vhd
  - /home/training/provided/lab8/vivado\_ip/\*

#### App Worker Development Flow

- 1) Protocol (OPS): Use pre-existing or create new
- 2) Component (OCS): Use pre-existing or create new
- 3) Create new App Worker (Modify OWD, Makefile, and source HDL/RCC code)
- 4) Build the App Worker for target device(s)
- 5) Create Unit Test ({component}-test.xml, generate, verify and view scripts)
- 6) Build Unit Test
- 7) Run Unit Test

#### Step 1 – OPS: Use pre-existing or create new





- 1) Identify the OPS(s) declared by this component
  - Examine the "Component Ports" table in the Component Datasheet
- 2) Determine if OPS(s) exists
  - Current project's component library?
     /home/training/training\_project/components/specs
  - 2) Other projects' components/specs/ directories within scope

    Intersection of Project-registry and ProjectDependencies= in {my\_project}/Project.mk
- 3) If NO to all questions ⇒ Create new OPS

**ANSWER: REUSE! OPS XML file is available from framework** 

#### Step 2 – OCS: Use pre-existing or create new

- 1) Review Component Spec Properties and Ports in Component Datasheet
  - Use Properties and Ports information to answer the following questions
- 2) Determine if OCS that satisfies the requirements exists
  - Current project's component library?
     /home/training/training\_project/components/specs/
  - 2) Other projects' components/specs/ directories within scope
    Intersection of Project-registry and ProjectDependencies= in {my\_project}/Project.mk
- 3) If NO to all questions ⇒ Create new OCS

**ANSWER: REUSE! OCS XML file is available from training\_project** 

#### Step 3 - Create App Worker

#### Via the IDE:

- 1) File New Other ANGRYVIPER OpenCPI Asset Wizard
- 2) Asset Type: Worker
- 3) Worker Name: complex\_mixer
- 4) Add To Project: ocpi.training
- 5) Model: HDL
- 6) Programming Language: VHDL
- 7) Add To Library: components
- 8) Component: complex\_mixer (ocpi.training)
- 9) Finish
- 10) Refresh the Project Explorer, then Refresh the OpenCPI Projects
- 11) Use the Project Explorer to examine the auto-generated directories and files
- components/{worker}.hdl/ Worker directory with Author Model suffix (.hdl)
- components/{worker}.hdl/Makefile Includes a standard makefile fragment from the OCPI CDK
- components/{worker}.hdl/{worker}.xml OWD XML file
- components/{worker}.hdl/{worker}.vhd VHDL (architecture) skeleton file
- components/{worker}.hdl/gen/ OCPI worker build artifacts ({worker}-impl.vhd contains the Entity!)





## Step 3 – Build Skeleton Code (WHY!?)



#### Open **₩OCPI**

#### Because...

 Although not very exciting, this step proves the skeleton source code is build-able and the build engine is functional

#### Build Generated Skeleton Code

- 1) In the IDE, add the App Worker to the Project Operations panel
- 2) Check the HDL Targets box and highlight "xsim" and "zynq", under "xilinx"
- 3) Check "Assets" radio button
- 4) Click "Build"
- 5) Review the Console window messages to ensure this step is error free
- 6) Refresh the Project Explorer panel and review the newly generated build artifacts in **target-xsim**/ and **target-zynq**/

## Step 3 – Add Properties to Worker

- Reference the "Worker Properties" table in the Component
- Datasheet
   Using IDE: OWD HDL Editor ("Design" tab), add properties:
  - data\_select
    - Selects data to output when in bypass mode (input or NCO)
- Ensure all attributes and default values are set for each property/parameter





### Step 3 – Configure Data Port for Parallel

- Convert data port interface from Interleaved to Parallel
  - Note: iqstream\_protocol is default interleaved 16bit I/Q sample data
- Determine port configuration settings by examining the "Worker Interfaces" table in the Component Datasheet
- Edit OWD via the IDE: HDL App Worker OWD HDL Editor ("Design" tab)
  - 1) Highlight "Ports" from the "Outline"
  - 2) Click "Add a StreamInterface" and fill in the name "in" and set "DataWidth" to "32"
  - 3) Highlight "Ports" from the "Outline"
  - 4) Click "Add a StreamInterface" and fill in the name "out" and set "DataWidth" to "32"
- Expanding the data interface to 32 bit allows 16 bit I and 16 bit Q data to be transmitted simultaneously, i.e. parallel

### Step 3 – Configure for Version 2 HDL API

- - Open **⇔CPI**

- The v1.5 release of IDE does not provide a field for declaring Version 2 HDL API, so the XML must be manually modified
  - 1) Edit OWD via the IDE: HDL App Worker OWD HDL Editor
  - 2) Switch the tab from "Design" to "Source"
  - 3) Add the top-level attribute Version="2"
  - 4) Add InsertEOM="1" to the "out" port

#### Step 3 – Configure for Version 2 HDL API

- - Open **;¢CPI**
- After the OWD has been configured for Version 2, the name of the architecture in the generated VHDL file must also be changed
- 1) Open the VHDL in a text editor
- 2) Change the name from "complex\_mixer\_worker" to "worker"

```
library IEEE; use IEEE.std_logic_1164.all; use ieee.numeric_std.all;
library ocpi; use ocpi.types.all; -- remove this to avoid all ocpi name collisions

architecture rtl of worker is
begin

ctl_out.finished <= btrue; -- remove or change this line for worker to be finished when appropriate

-- workers that are never "finished" need not drive this signal

-- Skeleton assignments for agc_complex's volatile properties
end rtl;
```

#### Step 3 – Rebuild App Worker

- IDE: Build Worker with changes from OWD to update gen/\*
  - 1) Refresh the OpenCPI Projects panel
  - 2) Add the App Worker to the Project Operations panel
  - 3) Check the <u>HDL Targets</u> box and **highlight** "xsim" and "zynq"
  - 4) Check "Assets" Radio Button
  - 5) Click "Build"
  - 6) Review the Console window messages to ensure this step is error free
  - 7) Examine gen/{worker}-impl.vhd to observe that the new OWD properties and ports modifications are now available

## Step 3 – Copy 3rd Party Cores into Worker/



- Open **⇔CPI**
- Copy provided 3rd party cores directory into {worker}.hdl directory
  - 1) \$ cd /home/training/training\_project/components/complex\_mixer.hdl/
  - 2) \$ cp -r /home/training/provided/lab8/vivado\_ip/ .
- Modify worker Makefile to reference the cores' VHDL files
  - Add the follow <u>PRIOR</u> to the "include..." statement:

SourceFiles=./vivado\_ip/complex\_multiplier\_sim\_net.vhd ./vivado\_ip/dds\_compiler\_sim\_net.vhd

include \$(OCPI\_CDK\_DIR)/include/worker.mk

NOTE: Included source file are ONLY valid for targeting SIMULATORS

## Step 3 - Create App Worker (cont)

Open

- The skeleton .vhd file is an empty architecture
  - The entity is generated VHDL based on OCS and OWD, and located in the gen/{worker}-impl.vhd
- Replace skeleton .vhd file with provided .vhd
  - Contains instructions to modify the VHDL source code
  - 1) \$ cd /home/training/training\_project/components/complex\_mixer.hdl/
  - 2) \$ cp -f /home/training/provided/lab8/complex\_mixer.vhd .
- Open the VHDL in a text editor. Starting at the top, modify the source code per the commented instructions (look for "TODO"). A high-level summary of required modifications is provided:
  - Make general signal and data port assignments
  - Wire signals to the 3<sup>rd</sup> Party IP Cores instantiations

## Step 4 - Build the App Worker

- Build HDL App Worker for ONLY XSIM Targets
  - 1) In the IDE, add the App Worker to the Project Operations panel
  - 2) Check the <u>HDL Targets</u> box and **highlight** "xsim"
  - 3) Check "Assets" Radio Button
  - 4) Click "Build"
  - 5) Review the Console window messages and address any errors





## Step 4 – Review Build Logs and Artifacts







#### Configuration:

build ocpi.training.components.complex mixer.hdl HDL: xsim RCC: centos7 xilinx13 4

[ocpidev -d /home/training/training project build worker complex mixer.hdl -l components --hdl-target xsim]

make: Entering directory `/home/training/training\_project/components/complex\_mixer.hdl'
make[1]: Entering directory `/home/training/training\_project/components'
make[1]: Leaving directory `/home/training/training\_project/components'
Generating the VHDL constants file for config 0: target-xsim/generics.vhd
Generating the Verilog constants file for config 0: target-xsim/generics.vh
Building the complex\_mixer worker for xsim (target-xsim/complex\_mixer) 0:(complex\_mixer\_ocpi\_max\_opcode\_out=0
complex\_mixer\_ocpi\_max\_bytes\_in=8192 complex\_mixer\_ocpi\_version=2 complex\_mixer\_ocpi\_max\_bytes\_out=8192
complex\_mixer\_ocpi\_endian=little complex\_mixer\_ocpi\_max\_latency\_out=256 complex\_mixer\_ocpi\_max\_opcode\_in=0
complex\_mixer\_ocpi\_debug=false)
Tool "xsim" for target "xsim" succeeded. 0:13.93 at 11:43:57
Creating link to export worker binary: ../lib/hdl/xsim/complex\_mixer -> target-xsim/complex\_mixer
make: Leaving directory `/home/training/training project/components/complex\_mixer.hdl'

Updating project metadata... == > Command completed. Rval = 0

#### Observe new artifacts {worker}.hdl/: "target-xsim/"

- This directory contains output files from their respective FPGA vendor tools (in this
  case, simply Xilinx Vivado) in addition to a framework auto-generated file, generics.vhd
- "generics.vhd" contains parameter configuration settings of the HDL worker for the particular "target-"

#### Step 5(a) - 7(a) Unit Test - Simulation

- Open **₩OCPI**

- Employ the framework's Unit Test Suite to generate:
  - OAS (OpenCPI Application Specification) XML file(s)
    - Used by the framework for running the executable on a simulation platform
    - In this case, the target simulation platform is Xilinx XSIM Simulation Server
  - OHAD (OpenCPI HDL Assembly Description) XML file(s)
    - Used by the framework to build an executable for the target simulation platform
    - In this case, the target simulation platform is Xilinx XSIM (xsim)
  - Input test data file(s) based on user provided scripts
  - Various scripts to manage the execution of the applications onto the target platform(s)

#### Step 5(a) - Create Unit Test

- Open **⇔CPI**

- REUSE from "Work-alike" 3rd party LiquidDSP (Lab4)
- Located in "complex\_mixer.test/" directory
- Changes will be made to add the OWD property (next page)

```
<Tests UseHDLFilelo='true'>
    <Input Port='in' Script='generate.py 100 12.5 32767 16384'></Input>
    <Output Port='out' Script='verify.py 100 16384' View='view.sh'></Output>
    <Property Name='phs_inc' Values='8192'></Property>
    <Property Name='enable' Values='0,1'></Property>
</Tests>
```

#### Step 5(a) – Edit test XML



Open **₩OPI** 

 Edit the unit test description file complex\_mixer-test.xml to include HDL Worker specific property (OWD), as shown below, in bold:

 When "bypass" is enabled, "data\_select" routes either the input data or NCO output to the output data port

### Step 6(a) - Build Unit Test (Xilinx XSIM)



- Build Unit Test Suite for target simulation platform
  - 1) In the IDE, add the Unit Test to the Project Operations panel
  - 2) Highlight "xsim" the <u>HDL Platforms</u> panel (HDL Targets box unchecked)
  - 3) Check "Tests" radio button
  - 4) Click "gen + build"
  - 5) Review the Console window messages and address any errors
- Observe new artifacts in {OCS}.test/gen/
  - cases.txt "Human-readable" file listing various test configurations
  - cases.xml Used by framework to execute tests
  - cases.xml.deps List of dependent files
  - applications/ OAS files and scripts used by framework to execute applications
  - assemblies/ Used by framework to build bitstreams

#### Step 6(a) – Review Build Artifacts (Xilinx XSIM)

- Open **⇔CPI**
- Observe new artifacts in complex\_mixer.test/gen/assemblies/complex\_mixer\_0\_frw/
  - complex\_mixer\_0\_frw.xml generated assembly xml (OHAD)
  - gen/ artifacts generated/used by framework
  - lib/ artifacts generated/used by framework
  - target-xsim/ artifacts generated/used by framework and FPGA tools
  - container-complex\_mixer\_0\_frw\_xsim\_base/
    - gen/ artifacts generated/used by framework
    - target\_xsim/
      - artifacts generated/used by framework and output files from FPGA tools
      - Execution file for execution onto a Simulation platform

## Step 7(a) - Run Unit Test (Xilinx XSIM)





- Via IDE: Run Unit Test Suite for target simulation platform
  - 1) In the IDE, add the Unit Test (.test) to the Project Operations panel
  - 2) Highlight "xsim" the <u>HDL Platforms</u> panel (HDL Targets box unchecked)
  - 3) Check "keep simulations"
  - 4) Check "run view script"
  - 5) Click "prep+run+verify" to Run Tests Simulation takes approximately 1 minute to complete.
  - 6) Review the Console window messages and address any errors Completion of each test case is reported in Console with a "PASSED".
- Via Command-line terminal:
  - In a terminal window, execute within the {component}.test/ \$ ocpidev run --mode prep run verify --only-platform xsim --keep-simulations --view







4000

6000

8000

-40000

phs inc = 8192

10000 12000 14000 16000 18000

Fnco=100MHz\*phs inc/65536 Fnco=-12.5 MHz



15





#### Step 7(a) – View Simulation Waveforms(Xilinx XSIM)

- Must have checked "keep simulations" or ran "make run OnlyPlatforms=xsim KeepSimulations=1"
- In a terminal window, browse to complex\_mixer.test/ and execute







#### Step 5(b) – 7(b) - Unit Test Ettus E310





- Employ the framework's Unit Test Suite to generate:
  - OAS (OpenCPI Application Specification) XML file(s)
    - Used by the framework for running the bitstream on hardware platform
    - In this case, the target hardware platform is Ettus E310
  - OHAD (OpenCPI HDL Assembly Description) XML file(s)
    - Used by the framework to build an bitstream for the target hardware platform
    - In this case, the target hardware platform is Ettus E310 (e3xx)
  - Input test data file(s) based on user provided scripts
  - Various scripts to manage the execution of the applications onto the target platform(s)

#### Backtrack to Step 3 - Create new App Worker

- Modify worker Makefile to reference the cores' VHDL files
  - **PRIOR** to the "include..." statement
    - <u>CHANGE</u> the SourceFiles and Cores variables to the following:

SourceFiles=./vivado\_ip/complex\_multiplier\_stub.vhd ./vivado\_ip/dds\_compiler\_stub.vhd Cores=./vivado\_ip/complex\_multiplier.edf ./vivado\_ip/dds\_compiler.edf

include \$(OCPI\_CDK\_DIR)/include/worker.mk

NOTE: Included source file are ONLY valid for targeting HARDWARE





#### Backtrack to Step 4 - Build App Worker



- 1) In the IDE, add the App Worker to the Project Operations panel
- 2) Check the <u>HDL Targets</u> box and **highlight** "zynq"
- 3) Check "Assets" Radio Button
- 4) Click "Build"
- 5) Review the Console window messages and address any errors





## Backtrack to Step 4 – Review Logs/Artifacts





#### • End of build log should resemble the following, if free of errors:

Configuration:

build ocpi.training.components.complex\_mixer.hdl HDL: e3xx RCC: centos7

[ocpidev -d /home/training/training\_project build worker complex\_mixer.hdl -l components --hdl-platform e3xx]

make: Entering directory '/home/training/training project/components/complex mixer.hdl'

make[1]: Entering directory `/home/training/training project/components'

make[1]: Leaving directory 'home/training/training project/components'

Building worker core "complex\_mixer" for target "zynq" 0:(complex\_mixer\_ocpi\_max\_opcode\_out=0 complex\_mixer\_ocpi\_max\_bytes\_in=8192 complex\_mixer\_ocpi\_version=2 complex\_mixer\_ocpi\_max\_bytes\_out=8192 complex\_mixer\_ocpi\_endian=little complex\_mixer\_ocpi\_max\_latency\_out=256 complex\_mixer\_ocpi\_max\_opcode\_in=0 complex\_mixer\_ocpi\_debug=false) target-zynq/complex\_mixer.edf

Tool "vivado" for target "zynq" succeeded. 0:37.32 at 12:26:19

Creating link to export worker binary: ../lib/hdl/zynq/complex\_mixer.edf -> target-zynq/complex\_mixer.edf

Creating link from ../lib/hdl/zynq/complex\_mixer.cores -> target-zynq/complex\_mixer.cores to expose the list of core dependencies for worker complex\_mixer. make: Leaving directory `home/training/training\_project/components/complex\_mixer.hdl'

Updating project metadata...

== > Command completed. Rval = 0

#### Observe new artifacts {worker}.hdl/: "target-zynq/"

- This directory contains output files from their respective FPGA vendor tools (in this case, simply Xilinx Vivado) in addition to a framework auto-generated file, generics.vhd
- "generics.vhd" contains parameter configuration settings of the HDL worker for the particular "target-"

#### Step 5(b) - Create Unit Test

- REUSE form "Work-alike" 3rd Party Libraries (Lab 4)!
- REUSE from Simulation portion of this lab!
- Located in "complex\_mixer.test/" directory
- No change required to Test XML





#### Step 6(b) - Build Unit Test (e3xx)

- Build Unit Test Suite for target hardware platform
  - 1) In the IDE, add the Unit Test to the Project Operations panel
  - 2) Highlight "e3xx" the <u>HDL Platforms</u> panel (HDL Targets box unchecked)
  - 3) Check "Tests" radio button
  - 4) Click "gen+build" to build tests
  - 5) Review the Console window messages and address any errors
- NOTE: The build process takes 5-10 mins to complete.





#### Step 6(b) – Review Build Logs (e3xx)

 Observe the console window to make sure the GUI completed successfully.





#### Step 6(b) – Review Build Artifacts (e3xx)

- Observe new artifacts in complex\_mixer.test/gen/assemblies/complex\_mixer\_0/
  - complex\_mixer\_0.xml generated assembly xml (OHAD)
  - gen/ artifacts generated/used by framework
  - lib/ artifacts generated/used by framework
  - target-zynq/ artifacts generated/used by framework and FPGA tools
  - container-complex\_mixer\_0\_e3xx\_base/
    - gen/ artifacts generated/used by framework
    - target\_zynq/
      - artifacts generated/used by framework and output files from FPGA tools
      - Bitstream file for execution onto a hardware platform





#### Step 7(b) – Run Unit Test (e3xx)

- Setup deployment platform
  - 1. Connect to serial port via USB on rear of Ettus E310 on Host
    - "screen /dev/e3xx\_0 115200"
  - 2. Boot and login into Petalinux on E310
    - User/Password = root:root
  - 3. Verify Host and E310 have valid IP addresses
    - For training, they should both be on the same subnet
  - 4. Run setup script on E310
    - "source /mnt/card/opencpi/mynetsetup.sh <Host ip address>"

More detail on this process can be found in the E3xx Getting Started Guide document



#### Step 7(b) - Run Unit Test (Ettus E310)

- Via Command-line terminal:
  - In a terminal window, execute within the {component}.test/
     \$ OCPI\_REMOTE\_TEST\_SYSTEMS={IP of Ettus E310}=root=root/mnt\_training \ ocpidev run --mode prep\_run\_verify --only-platform e3xx --keep-simulations -view
- Perform an md5sum to ensure the output of the XSIM and E310 tests are the same complex\_mixer.test\$ md5sum run/\*/\*.hdl.out\*
  - 72c9e2f951fc9bf87c274ccab9e54e4c run/e3xx/case00.00.complex\_mixer.hdl.out.out
  - 72c9e2f951fc9bf87c274ccab9e54e4c run/xsim/case00.00.complex\_mixer.hdl.out.out
  - f46a3921b843a4a4f0b35a030c0c3e01 run/e3xx/case00.01.complex\_mixer.hdl.out.out
  - f46a3921b843a4a4f0b35a030c0c3e01 run/xsim/case00.01.complex\_mixer.hdl.out.out
  - c48a7f15859e47004ad0d0beb72a57e5 run/e3xx/case00.02.complex\_mixer.hdl.out.out
  - c48a7f15859e47004ad0d0beb72a57e5 run/xsim/case00.02.complex\_mixer.hdl.out.out
  - c48a7f15859e47004ad0d0beb72a57e5 run/xsim/case00.03.complex\_mixer.hdl.out.out
  - c48a7f15859e47004ad0d0beb72a57e5 run/e3xx/case00.03.complex\_mixer.hdl.out.out



