



FDCAN1\_RX PD0/SAI1\_MCLK\_A/SAI1\_CK1/FDCAN1\_RX/FMC\_D2(boot)/FMC\_AD2/DCMIPP\_D1 LCD B6 PD1/I2C5 SCL/SPI4 MOSI/I2S4 SDO/UART4 TX/QUADSPI BK1 NCS/LCD B6/FMC D3(boot)/FMC AD3/DCMIPP D13/LCD G2 SDMMC1 CMD PD2/TRACED4/TIM3\_ETR/I2C1\_SMBA/SPI3\_NSS/I2S3\_WS/SAI2\_D1/USART3\_RX/SDMMC1\_CMD(boot) I2C1 SDA PD3/TIM2 CH1/TIM2 ETR/USART2 CTS/USART2 NSS/DFSDM1 CKOUT/I2C1 SDA/SAI1 D3/FMC CLK/DCMIPP D5 LCD\_R1 PD4/USART2 RTS/USART2 DE/SPI3 MISO/I2S3 SDI/DFSDM1 CKIN0/QUADSPI CLK/LCD R1/FMC NOE(boot)/LCD R4/LCD R6 LCD B0 PD5/QUADSPI\_BK1\_IO0/FMC\_NWE(boot)/LCD\_B0/LCD\_G4 UART4 TX D2 PD6/TIM16 CH1N/SAI1 D1/SAI1 SD A/UART4 TX(boot)/DCMIPP D4/DCMIPP D0 I2C3 SDA PD7/MCO1/USART2 CK/I2C2 SCL/I2C3 SDA/SPDIFRX IN0/ETH1 MII RX CLK/ETH1 RGMII RX CLK/ETH1 RMII REF CLK/QUADSPI BK1 IO2/FMC NE1 UART4 RX PD8/USART2\_TX/I2S4\_WS/USART3\_TX/UART4\_RX(boot)/DCMIPP\_D9/DCMIPP\_D3 LCD CLK PD9/TRACECLK/DFSDM1 DATIN3/SDMMC2 CDIR/LCD B5/FMC D14(boot)/FMC AD14/LCD CLK/LCD B0 LCD B2 A3 PD10/RTC\_REFIN/I2C5\_SMBA/SPI4\_NSS/I2S4\_WS/USART3\_CK/LCD\_G5/LCD\_B7/FMC\_D15(boot)/FMC\_AD15/DCMIPP\_VSYNC/LCD\_B2 DCMI D4 E2 PD11/LPTIM2\_IN2/I2C4\_SMBA/USART3\_CTS/USART3\_NSS/SPDIFRX\_IN0/QUADSPI\_BK1\_I02/ETH2\_RGMII\_CLK125/LCD\_R7/FMC\_CLE(boot)/FMC\_A16/UART7\_RX/DCMIPP\_D4 I2C1 SCL PD12/LPTIM1\_IN1/TIM4\_CH1/I2C1\_SCI\_/USART3\_RTS/USART3\_DE/FMC\_ALE(boot)/FMC\_A17/DCMIPP\_D6 PD13/LPTIM2\_ETR/TIM4\_CH2/SIII\_CK1/SAII\_MCLK\_A/USARTI\_RX/QUADSPI\_BK1\_IO3/QUADSPI\_BK2\_IO2/FMC\_A18/LCD\_G4 LCD R4 PD14/TIM4 CH3/I2C3 SDA/USART1 RX/UART8 CTS/FMC D0(boot)/FMC AD0/DCMIPP D8/LCD R4 LCD B5 C7 PD15/USART2 RX/TIM4 CH4/DFSDM1 DATIN2/OUADSPI BK1 IO3/FMC D1(boot)/FMC AD1/LCD B5 DCMI D1 PE0/DCMIPP\_D12/UART8\_RX(boot)/FDCAN2\_RX/LCD\_B1/FMC\_A11/DCMIPP\_D1/LCD\_B5 DCMI D3 В5 PE1/LPTIM1 IN2/UART8\_TX(boot)/LCD\_HSYNC/LCD\_R4/FMC\_NBL1/DCMIPP\_D3/DCMIPP\_D12 ETH2 RXD1 PE2/TRACECLK/TIM2\_CH1/TIM2\_ETR/I2C4\_SCL/SPI5\_MOSI/SAI1\_FS\_B/USART6\_RTS/USART6\_DE/SPDIFRX\_IN1/ETH2\_MII\_RXD1/ETH2\_RMII\_RXD1/ETH2\_RMII\_RXD1/FMC\_A23/LCD\_R1 SDMMC2 Ck D13 PE3/TRACED11/SAI2 D4/TIM15 BKIN/SPI4 MISO/I2S4 SDI/USART3 RTS/USART3 DE/FDCAN1 RX/SDMMC2 CK(boot)/LCD R4 SPI5 MISO 22R R49 T9 22R R50 N1 PE4/SPI5\_MISO/SAII\_D2/DFSDM1\_DATIN3/TIM15\_CHIN/I2S\_CKIN/SAII\_FS\_A/UART7\_RTS/UART7\_DE/UART8\_TX/QUADSPI\_BK2\_NCS/FMC\_NCE2/FMC\_A25/DCMIPP\_D3/LCD\_G7 ETH1 TXD3 PE5/SAI2\_SCK\_B/TIM8\_CH3/TIM15\_CH1/UART4\_RX/ETH1\_MII\_TXD3/ETH1\_RGMII\_TXD3/FMC\_NE1 PE6/MCO2/TIM1 BKIN2/SAI2 SCK B/TIM15 CH2/I2C3 SMBA/SAI1 SCK B/UART4 RTS/UART4 DE/ETH2 MII TXD3/ETH2 RGMII TXD3/FMC A22/DCMIPP D7/LCD G3 LCD R5 PE7/TIM1 ETR/LPTIM2 IN1/UART5 TX/FMC D4(boot)/FMC AD4/LCD B3/LCD R5 UART7 TX PE8/TIM1 CH1N/DFSDM1 CKIN2/I2C1 SDA/UART7 TX/FMC D5(boot)/FMC AD5 LCD R7 PE9/TIM1 CH1/OUADSPI BK1 IO1/LCD HSYNC/FMC D6(boot)/FMC AD6/DCMIPP D7/LCD R7/HDP3 UART7 RX PE10/TIM1 CH2N/UART7 RX/FDCAN1 TX/FMC D7(boot)/FMC AD7 LCD R0 PE11/TIM1\_CH2/USART2\_CTS/USART2\_NSS/SAI1\_D2/SPI4\_MOSI/12S4\_SDO/SAI1\_FS\_A/USART6\_CK/LCD\_R0/ETH2\_MII\_TX\_ER/ETH1\_MII\_TX\_ER/FMC\_D8(boot)/FMC\_AD8/DCMIPP\_D10/LCD\_R5 LCD G4 PE12/TIM1 CH3N/SPI4 SCK/I2S4 CK/UART8 RTS/UART8 DE/LCD VSYNC/LCD G4/FMC D9(boot)/FMC AD9/DCMIPP D11/LCD G6/HDP4 LCD R6 C4 PE13/TIM1\_CH3/I2C5\_SDA/SPI4\_MISO/I2S4\_SDI/LCD\_B1/FMC\_D10(boot)/FMC\_AD10/DCMIPP\_D4/LCD\_R6 DCMI D7 PE14/TIM1\_BKIN/SAI1\_D4/UART8\_RTS/UART8\_DE/QUADSPI\_BK1\_NCS/QUADSPI\_BK2\_IO2/FMC\_D11(boot)/FMC\_AD11/DCMIPP\_D7/LCD\_G0/TAMP\_IN6 LCD B7 D8 PE15/TIM2\_ETR/TIM1\_BKIN/USART2\_CTS/USART2\_NSS/I2C4\_SCL/FMC\_D12(boot)/FMC\_AD12/DCMIPP\_D10/LCD\_B7/HDP7 SDMMC2 D4 C13 PF0/TRACED13/DFSDM1 CKOUT/USART3 CK/SDMMC2 D4/FMC A0/LCD R6/LCD G0 LCD G1 В9 PF1/TRACED7/I2C2\_SDA/SPI3\_MOSI/I2S3\_SDO/FMC\_A1/LCD\_B7/LCD\_G1/HDP7 LCD B3 E9 PF2/TRACED1/I2C2 SCL/DFSDM1 CKIN1/USART6 CK/SDMMC2 D0DIR/SDMMC1 D0DIR/FMC A2/LCD G4/LCD B3 LCD G3 PF3/LPTIM2\_IN2/I2C5\_SDA/SPI4\_MISO/I2S4\_SDI/SPI3\_NSS/I2S3\_WS/FMC\_A3/LCD\_G3 1.2 ETH2\_RXD0 PF4/USART2\_RX/ETH2\_MII\_RXD0/ETH2\_RGMII\_RXD0/ETH2\_RMII\_RXD0/FMC\_A4/DCMIPP\_D4/LCD\_B6 LCD\_G0 B2  $PF5/TRACED12/DFSDM1\_CKIN0/I2C1\_SMBA/LCD\_G0/FMC\_A5/DCMIPP\_D11/LCD\_R5\\ PF6/TIM16\_CH1/SPI5\_NSS/UART7\_RX(boot)/QUADSPI\_BK1\_IO2/ETH2\_MII\_TX\_EN/ETH2\_RGMII\_TX\_CTL/ETH2\_RMII_TX\_EN/LCD\_R7/LCD\_G4\\ PF6/TIM16\_CH1/SPI5\_NSS/UART7\_RX(boot)/QUADSPI\_BK1\_IO2/ETH2\_MII_TX\_EN/ETH2\_RGMII_TX\_CTL/ETH2\_RMII_TX\_EN/LCD\_R7/LCD\_G4\\ PF6/TIM16\_CH1/SPI5\_NSS/UART7\_RX(boot)/QUADSPI_BK1\_IO2/ETH2\_MII_TX\_EN/ETH2\_RGMII_TX\_CTL/ETH2\_RMII_TX\_EN/LCD\_R7/LCD\_G4\\ PF6/TIM16\_CH1/SPI5\_NSS/UART7\_RX(boot)/QUADSPI_BK1\_IO2/ETH2\_MII_TX\_EN/ETH2\_RGMII_TX\_CTL/ETH2\_RMII_TX\_EN/LCD\_R7/LCD\_G4\\ PF6/TIM16\_CH1/SPI5\_NSS/UART7\_RX(boot)/QUADSPI_BK1\_IO2/ETH2\_MII_TX\_EN/ETH2\_RGMII_TX\_CTL/ETH2\_RMII_TX\_EN/LCD\_R7/LCD\_G4\\ PF6/TIM16\_CH1/SPI5\_NS/UART7\_RX(boot)/QUADSPI_BK1\_IO2/ETH2\_MII_TX\_EN/ETH2\_RGMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX\_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_RMII_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_EN/ETH2\_TX_E$ PF7/TIM17\_CH1/UART7\_TX(boot)/UART4\_CTS/ETH1\_RGMII\_CLK125/ETH2\_MII\_TXD0/ETH2\_RGMII\_TXD0/ETH2\_RMII\_TXD0/FMC\_A18/LCD\_G2 BEEP PF8/TIM16 CH1N/TIM4 CH3/TIM8 CH3/SAI1 SCK B/USART6 TX/TIM13 CH1/QUADSPI BK1 IO0(boot)/DCMIPP D15/LCD B3/WKUP1 UART7 CTS PF9/TIM17\_CH1N/TIM1\_CH1/DFSDM1\_CKIN3/SAI1\_D4/UART7\_CTS/UART8\_RX/TIM14\_CH1/QUADSPI\_BK1\_IO1(boot)/QUADSPI\_BK2\_IO3/FMC\_A9/LCD\_B6 UART7\_RTS G3 PF10/TIM16\_BKIN/SAI1\_D3/TIM8\_BKIN/SP15\_NSS/USART6\_RTS/USART6\_DE/UART7\_RTS/UART7\_DE/QUADSP1\_CLK(boot)/DCMIPP\_HSYNC/LCD\_B5/TAMP\_IN1 SAI1\_FSA ETH1\_CLK125 PF11/USART2 TX/SAI1 D2/DFSDM1 CKIN3/SAI1 FS A/ETH2 MII RX ER/ADC1 INP8 INN4/ADC2 INP8 INN4 T4 PF12/SPI1\_NSS/I2S1\_WS/SAI1\_SD\_A/UART4\_TX/ETH1\_MII\_TX\_ER/ETH1\_RGMII\_CLK125/ADC1\_INP6\_INN2 USART2 TX N6 PF13/TIM2 CH1/TIM2 ETR/SAI1 MCLK B/DFSDM1 DATIN3/USART2 TX/UART5 RX/ADC1 INP11 INN10/ADC2 INP11 INN10 JTCK PF14/JTCK/SWCLK JTMS R10 PF15/JTMS/SWDIO STM32MP135DAE7

3

2

1

Title: STM32MP135\_CPU\_DEF.SchDoc Project: STM32MP135 CORE.PrjPcb Size: A4 Author: ALIENTEK Date: 2023/3/31 Version: V1.0 Sheet: 3 of 8

3

4









