

# LPDDR4/4X Datasheet

## RS1G32LX4D4BNR-53BT

**200-Ball** 

**Revision 1.0** 

Apr. 16. 2023

This document and all information provided herein (collectively, "Information") remains the sole and exclusive property of RAYSON. You must keep all Information in strict confidence and trust, and must not, directly or indirectly, in any way, disclose, make accessible, post on the internet, reveal, report, publish, disseminate or transfer any Information to any third party. You must not reproduce or copy Information, without first obtaining express written permission from RAYSON. You must not use, or allow use of, any Information in any manner whatsoever, except to internally evaluate the information. You must restrict access to Information to those of your employees who have a bonafide need-to-know for such purpose and are bound by obligations at least as restrictive as this clause. In order to receive Information, you must agree to the foregoing and to indemnify RAYSON for any failure to strictly comply therewith. If you do not agree, please do not accept any receipt of Information.



### **Revision History**

| Version | Date      | Changes                     |
|---------|-----------|-----------------------------|
| V1.0    | 2023-4-16 | Basic spec and architecture |

**Notes:** This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change at any time without notice, as further product development and data characterization sometimes occur.



## **Contents**

| 1. Product Overview               | 4  |
|-----------------------------------|----|
| 1.1. Feature Overview             | 4  |
| 2. Physical Specifications        | 5  |
| 2.1. Function Block Diagram       | 5  |
| 2.2. Package ballout & Addressing |    |
| 2.3. Pad Definition               | 7  |
| 2.4. Discrete Package Dimension   | 9  |
| 3. Core Specifications            |    |
| 3.1. Part Number Decoding         |    |
| 3.2. Ordering Options             | 11 |
| 3.3. Die Addressing Table         |    |
| 3.4. Mode Register Contens        |    |



#### 1. Product Overview

#### 1.1. Feature Overview

- Ultra-low-voltage core and I/O power supplies
  - $-V_{DD1} = 1.70-1.95V$ ; 1.80V nominal
  - $-V_{DD2} = 1.06-1.17V$ ; 1.10V nominal
  - $-V_{DDQ} = 0.57-0.65V$ ; 0.60V nominal Or  $V_{DDQ} = 1.06-1.17V$ ; 1.10V nominal
- Frequency range
  - 1866-10 MHz (data rate range per pin:3733-20Mbp/s)
- 16n prefetch DDR architecture
- 8 internal banks per channel for concurrent operation
- Single-data-rate CMD / ADR entry
- Bidirectional / differential data strobe per byte lane
- Programmable READ and WRITE latencies (RL / WL)
- Programmable and on-the-fly burst lengths (BL = 16, 32)
- Directed per-bank refresh for concurrent bank operation and ease of command scheduling
- Up to 8.53 GB / s per die x16 channel
- On-chip temperature sensor to control self refresh rate
- Partial-array self refresh (PASR)
- Selectable output drive strength (DS)
- Clock-stop capability
- RoHS-compliant, "green" packaging
- $V_{DD1}/V_{DD2}/V_{DDQ}$ : 1.80V/1.10V/0.60V or 1.10V
- Array configuration
  - 1 Gig x 32 (2 channels x 16 I/O)
  - 512M16 x 4 die in package
- FBGA "green" package
  - 200-ball FBGA (10mm x15mm x1.07mm Max)
- Speed grade, cycle time
  - 535ps@ RL = 32/36
- Operating temperature range
  - -25°C to + 85°C



## 2. Physical Specifications

#### 2.1. Function Block Diagram



Quad-Die, Dual-Channel, Dual-Rank Package Block Diagram



#### 2.2. Package ballout & Addressing

#### 200-Ball Dual-Channel, Dual -Rank Discrete FBGA

|   | 1                  | 2           | 3            | 4                  | 5                  |
|---|--------------------|-------------|--------------|--------------------|--------------------|
| A | DNU                | DNU         | $V_{\rm SS}$ | $V_{\mathrm{DD2}}$ | ZQ0                |
| В | DNU                | DQ0_A       | $V_{ m DDQ}$ | DQ7_A              | $V_{ m DDQ}$       |
| C | $V_{SS}$           | DQ1_A       | DMI0_A       | DQ6_A              | $V_{SS}$           |
| D | $V_{	ext{DDQ}}$    | $ m V_{SS}$ | DQS0_t_A     | $V_{\rm SS}$       | $V_{ m DDQ}$       |
| E | $V_{SS}$           | DQ2_A       | DQS0_c_A     | DQ5_A              | $V_{\rm SS}$       |
| F | $V_{\mathrm{DD1}}$ | DQ3_A       | $V_{ m DDQ}$ | DQ4_A              | $V_{\mathrm{DD2}}$ |
| G | $V_{SS}$           | ODT_CA_A    | $V_{SS}$     | $V_{\mathrm{DD1}}$ | $V_{\rm SS}$       |
| Н | $V_{\mathrm{DD2}}$ | CA0_A       | CS1_A        | CS0_A              | $V_{\mathrm{DD2}}$ |
| J | $V_{SS}$           | CA1_A       | $V_{SS}$     | CKE0_A             | CKE1_A             |
| K | $ m V_{DD2}$       | $V_{SS}$    | $ m V_{DD2}$ | $V_{\rm SS}$       | NC                 |
| L |                    |             |              | •                  |                    |

| 8                  | 9                  | 10           | 11           | 12                 |
|--------------------|--------------------|--------------|--------------|--------------------|
| ZQ1                | $V_{\mathrm{DD2}}$ | $V_{SS}$     | DNU          | DNU                |
| $V_{ m DDQ}$       | DQ15_A             | $V_{ m DDQ}$ | DQ8_A        | DNU                |
| $V_{ss}$           | DQ14_A             | DMI1_A       | DQ9_A        | $V_{\rm SS}$       |
| $V_{	extsf{DDQ}}$  | $V_{SS}$           | DQS1_t_A     | $V_{SS}$     | $V_{ m DDQ}$       |
| $V_{ss}$           | DQ13_A             | DQS1_c_A     | DQ10_A       | $V_{SS}$           |
| $V_{\mathrm{DD2}}$ | DQ12_A             | $V_{ m DDQ}$ | DQ11_A       | $V_{\mathrm{DD1}}$ |
| $V_{ss}$           | $V_{\mathrm{DD1}}$ | $V_{SS}$     | NC           | $V_{SS}$           |
| $ m V_{DD2}$       | CA2_A              | CA3_A        | CA4_A        | $ m V_{DD2}$       |
| CK_t_A             | CK_c_A             | $V_{\rm SS}$ | CA5_A        | $V_{\rm SS}$       |
| NC                 | $V_{\rm SS}$       | $ m V_{DD2}$ | $V_{\rm SS}$ | $ m V_{DD2}$       |

M

N

AA

AB

|   | $V_{\mathrm{DD2}}$ | $V_{\mathrm{SS}}$ | $V_{\mathrm{DD2}}$ | $V_{\rm SS}$       | NC                 |
|---|--------------------|-------------------|--------------------|--------------------|--------------------|
|   | $V_{\rm SS}$       | CA1_B             | $V_{\rm SS}$       | CKE0_B             | CKE1_B             |
|   | $V_{\mathrm{DD2}}$ | CA0_B             | CS1_B              | CS0_B              | $V_{\mathrm{DD2}}$ |
|   | $V_{ss}$           | ODT_CA_B          | $V_{\rm SS}$       | $V_{\mathrm{DD1}}$ | $V_{\rm SS}$       |
|   | $V_{\mathrm{DD1}}$ | DQ3_B             | $V_{ m DDQ}$       | DQ4_B              | $V_{\mathrm{DD2}}$ |
|   | $V_{SS}$           | DQ2_B             | DQS0_c_B           | DQ5_B              | $V_{\rm SS}$       |
|   | $V_{\text{DDQ}}$   | $ m V_{SS}$       | DQS0_t_B           | $V_{\rm SS}$       | $V_{ m DDQ}$       |
|   | $V_{SS}$           | DQ1_B             | DMI0_B             | DQ6_B              | $V_{\rm SS}$       |
|   | DNU                | DQ0_B             | $V_{ m DDQ}$       | DQ7_B              | $V_{\text{DDQ}}$   |
|   | DNU                | DNU               | $V_{SS}$           | $ m V_{DD2}$       | $V_{\rm SS}$       |
| - | 1                  | 2                 | 3                  | 4                  | 5                  |

| NC                 | $V_{ss}$        | $ m V_{DD2}$       | $V_{\rm SS}$ | $ m V_{DD2}$       |
|--------------------|-----------------|--------------------|--------------|--------------------|
| CK_t_B             | CK_c_B          | $V_{SS}$           | CA5_B        | $V_{SS}$           |
| $V_{\mathrm{DD2}}$ | CA2_B           | CA3_B              | CA4_B        | $V_{\mathrm{DD2}}$ |
| $V_{SS}$           | $V_{	ext{DD1}}$ | $ m V_{SS}$        | RESET_n      | $V_{\rm SS}$       |
| $ m V_{DD2}$       | DQ12_B          | $V_{\mathrm{DDQ}}$ | DQ11_B       | $V_{\mathrm{DDI}}$ |
| $V_{SS}$           | DQ13_B          | DQS1_c_B           | DQ10_B       | $V_{SS}$           |
| $V_{\text{DDQ}}$   | $V_{SS}$        | DQS1_t_B           | $V_{\rm SS}$ | $V_{ m DDQ}$       |
| $V_{SS}$           | DQ14_B          | DMI1_B             | DQ9_B        | $V_{\rm SS}$       |
| $V_{ m DDQ}$       | DQ15_B          | $V_{ m DDQ}$       | DQ8_B        | DNU                |
| V <sub>SS</sub>    | $ m V_{DD2}$    | $V_{SS}$           | DNU          | DNU                |
| 8                  | 9               | 10                 | 11           | 12                 |

#### **TOP View**





#### 2.3. Pad Definition

"\_A" and "\_B" indicate DRAM channels. "\_A" pads are present in all devices while "\_B" pads are present in dual channel SDRAM devices only.

LPDDR4X pad definitions are the same as LPDDR4, except ODT\_CA pins as described in the following Table

| Symbol                                              | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK_t_A, CK_c_A<br>CK_t_B, CK_c_B                    | Input | Clock: CK_t and CK_c are differential clock inputs. All address, command and control input signals are sampled on positive edge of CK_t and the negative edge of CK_c.AC timings for CA parameters are referenced to clock. Each channel (A, B) has its own clock pair.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CKEO_A, CKE1_A<br>CKEO_B, CKE1_B                    | Input | <b>Clock enable:</b> CKE HIGH activates and CKE LOW deactivates the internal clock signals, input buffers, and output drivers. Power-saving modes are entered and exited via CKE transitions. CKE is sampled at the rising edge of CK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CS0_A, CS1_A<br>CS0_B, CS1_B                        | Input | Chip select: Each channel (A, B) has its own CS signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CA[5:0]_A<br>CA[5:0]_B                              | Input | Command/address inputs: Provide the command and address inputs according to the command truth table. Each channel (A, B) has its own CA signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ODT_CA_A<br>ODT_CA_B                                | Input | CA ODT Control: The ODT_CA pin is ignored by LPDDR4X devices. CA ODT is fully controlled through MR11 and MR22. The ODT_CA pin shall be connected to a valid logic level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DQ[15:0]_A<br>DQ[15:0]_B                            | 1/0   | Data input/output: Bidirectional data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DQS[1:0]_t_A DQS[1:0]_c_A DQS[1:0]_t_B DQS[1:0]_c_B | 1/0   | <b>Data strobe:</b> DQS_t and DQS_c are bidirectional differential output clock signals used to strobe data during a READ or WRITE. The data strobe is generated by the DRAM for a READ and is edge-aligned with data. The data strobe is generated by the SoC memory controller for a WRITE and is trained to precede data. Each byte of data has a data strobe signal pair. Each channel (A, B) has its own DQS_t and DQS_c strobes.                                                                                                                                                                                                                                                                              |
| DMI[1:0]_A<br>DMI[1:0]_B                            | 1/0   | Data mask/Data bus inversion: DMI is a dual use bidirectional signal used to indicate data to be masked, and data which is inverted on the bus. For data bus inversion(DBI), the DMI signal is driven HIGH when the data on the data bus is inverted, or driven LOW when the data is in its normal state. DBI can be disabled via a mode register setting. For data mask, the DMI signal is used in combination with the data lines to indicate data to be masked in a MASK WRITE command (see the Data Mask (DM) and Data Bus Inversion (DBI) sections for details). The data mask function can be disabled via a mode register setting. Each byte of data has a DMI signal. Each channel has its own DMI signals. |



| Symbol                                                 | Туре      | Description                                                                                                                                                                                  |
|--------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ZQ0, ZQ1                                               | Reference | <b>ZQ calibration reference:</b> Used to calibrate the output drive strength and the termination resistance. The ZQ pin shall be connected to $V_{DDQ}$ through a 240 $\Omega$ ±1% resistor. |
| V <sub>DDQ</sub> , V <sub>DD1</sub> , V <sub>DD2</sub> | Supply    | Power supplies: Isolated on the die for improved noise immunity.                                                                                                                             |
| V <sub>SS</sub>                                        | Supply    | Ground reference: Power supply ground reference.                                                                                                                                             |
| RESET_n                                                | Input     | RESET: When asserted LOW, the RESET pin resets all channels of the die.                                                                                                                      |
| DNU                                                    | _         | Do not use: Must be grounded or left floating.                                                                                                                                               |
| NC                                                     | _         | No connect: Not internally connected.                                                                                                                                                        |



#### 2.4. Discrete Package Dimension

#### 10mm X15mm (Package Code: NR)





## 3. Core Specifications

#### 3.1. Part Number Decoding





### 3.2. Ordering Options

**Table 1: Key Timing Parameters** 

| Crossed Crosseds | Clock Rate       | Data Rate | WRITE La | atency       | READ L      | atency |
|------------------|------------------|-----------|----------|--------------|-------------|--------|
| Speed Grade      | (MHz) (Mb/s/pin) | Set A     | Set B    | DBI Disabled | DBI Enabled |        |
| -53              | 1866             | 3733      | 16       | 30           | 32          | 36     |

**Table 2: Part Number List** 

| Part Number         | Total Density | Data Rate    | Operating temperature |
|---------------------|---------------|--------------|-----------------------|
| RS1G32LX4D4BNR-53BT | 4GB(32Gb)     | 3733Mb/s/pin | -25°C to + 85°C       |

**Table 3: Refresh Requirement Parameters** 

| Parameter                                                  | Symbol               | 8Gb<br>Per Channel | unit |
|------------------------------------------------------------|----------------------|--------------------|------|
| REFRESH cycle time (all banks)                             | <sup>t</sup> RFCab   | 280                | ns   |
| REFRESH cycle time (per bank)                              | <sup>t</sup> RFCpb   | 140                | ns   |
| Per bank refresh to per bank refresh time (different bank) | <sup>t</sup> PBR2PBR | 90                 | ns   |



### 3.3. Die Addressing Table

| Configuration     |                                         | 1G32(32Gb/package)                              |  |
|-------------------|-----------------------------------------|-------------------------------------------------|--|
|                   | Channel A, rank 0                       | x 16 mode × 1 die                               |  |
|                   | Channel B, rank 0                       | x 16 mode × 1 die                               |  |
| Die Configuration | Channel A, rank 1                       | x 16 mode × 1 die                               |  |
|                   | Channel B, rank 1                       | x 16 mode × 1 die                               |  |
|                   | Memory density (per die)                | 8Gb                                             |  |
|                   | Memory density (per channel)            | 8Gb                                             |  |
|                   | Configuration                           | 64Mb × 16 DQ × 8 banks<br>x 2channels x 2 ranks |  |
|                   | Number of channels (per die)            | 1                                               |  |
|                   | Number of banks (per channel)           | 8                                               |  |
|                   | Array prefetch (bits, per channel)      | 256                                             |  |
|                   | Number of rows (per channel)            | 65,336                                          |  |
| Die Addressing    | Number of columns<br>(fetch boundaries) | 64                                              |  |
|                   | Page size (bytes)                       | 2048                                            |  |
|                   | Channel density (bits per channel)      | 8,589,934,592                                   |  |
|                   | Total density (bits per die)            | 8,589,934,592                                   |  |
|                   | Bank address                            | BA[2:0]                                         |  |
|                   | Row address                             | R[15:0]                                         |  |
|                   | Column address                          | C[9:0]                                          |  |
|                   | Burst starting address boundary         | 64-bit                                          |  |

**Notes:** 1. Refer to Package Block Diagrams section in Product specification and SDRAM Addressing Section in General LPDDR4X specification.



### **3.4. Mode Register Contens**

| MR0 |                 |                                    |
|-----|-----------------|------------------------------------|
| OP7 |                 |                                    |
| OP6 |                 |                                    |
| OP5 |                 | OP[0] = 0b: Both legacy            |
| OP4 |                 | and modified refresh               |
| OP3 |                 | mode supported  OP[1] = 0b: Device |
| OP2 |                 | supports normal latency            |
| OP1 | Latency<br>Mode | ,                                  |
| OP0 | REF             |                                    |

|     | MR5             |                        |  |
|-----|-----------------|------------------------|--|
| OP7 |                 |                        |  |
| OP6 |                 |                        |  |
| OP5 |                 |                        |  |
| OP4 |                 |                        |  |
| OP3 | Manufacturer ID | <b>0001 0011b</b> : CX |  |
| OP2 |                 |                        |  |
| OP1 |                 |                        |  |
| OP0 |                 |                        |  |

| MR6 |              |            |  |
|-----|--------------|------------|--|
| OP7 |              |            |  |
| OP6 |              |            |  |
| OP5 |              |            |  |
| OP4 | Revision ID1 | 0000 0000h |  |
| OP3 | Revision ID1 | 0000 0000b |  |
| OP2 |              |            |  |
| OP1 |              |            |  |
| ОРО |              |            |  |

| MR8 |                   |                         |
|-----|-------------------|-------------------------|
| OP7 | ما خام استان می ا | OP[7:6] =               |
| OP6 | I/O width         | <b>00b:</b> x16/channel |
| OP5 |                   |                         |
| OP4 | Domaitus          | OP[5:2] = 0100b:        |
| OP3 | Density           | 8Gb single-channel die  |
| OP2 |                   |                         |
| OP1 |                   |                         |
| ОРО |                   |                         |

| MR13 |     |                                                                                  |
|------|-----|----------------------------------------------------------------------------------|
| OP7  |     |                                                                                  |
| OP6  |     |                                                                                  |
| OP5  |     | <b>OP[2] = 0b:</b> Normal                                                        |
| OP4  |     | operation (default)                                                              |
| OP3  |     | <b>1b:</b> Output the V <sub>REF(CA)</sub> value on DQ7 and V <sub>REF(DQ)</sub> |
| OP2  | VRO | value on DQ6                                                                     |
| OP1  |     |                                                                                  |
| OP0  |     |                                                                                  |

|     | MR24             |                                             |  |
|-----|------------------|---------------------------------------------|--|
| OP7 | TRR Mode         |                                             |  |
| OP6 |                  |                                             |  |
| OP5 |                  |                                             |  |
| OP4 |                  | <b>OP[3:0] = 1000b:</b> Unlimited MAC       |  |
| ОР3 | Unlimited<br>MAC | OP[7] = 0b: Disable (default)  1b: Reserved |  |
| OP2 |                  | III. Neserved                               |  |
| OP1 | MAC Value        |                                             |  |
| OP0 |                  |                                             |  |



**Notes**: 1. The contents of Product Specific Mode Register definition will reflect information specific to each die in these package

2. Other bits not defined above and other mode registers are referred to in Mode Register Assignments and Definitions section.

