

# OVP Guide to Using Processor Models

# Model specific information for OpenHwGroup\_CV32E40P

Imperas Software Limited Imperas Buildings, North Weston Thame, Oxfordshire, OX9 2HA, U.K. docs@imperas.com



| Author   | Imperas Software Limited                                      |
|----------|---------------------------------------------------------------|
| Version  | 20230201.0                                                    |
| Filename | OVP_Model_Specific_Information_openhwgroup_riscv_CV32E40P.pdf |
| Created  | 1 February 2023                                               |
| Status   | OVP Standard Release                                          |

# Copyright Notice

Copyright (c) 2023 Imperas Software Limited. All rights reserved. This software and documentation contain information that is the property of Imperas Software Limited. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Imperas Software Limited, or as expressly provided by the license agreement.

# Right to Copy Documentation

The license agreement with Imperas permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any.

## **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the readers responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

IMPERAS SOFTWARE LIMITED, AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### Model Release Status

This model is released as part of OVP releases and is included in OVPworld packages. Please visit OVPworld.org.

# Contents

| 1 | Ove | erview 1                              |
|---|-----|---------------------------------------|
|   | 1.1 | Description                           |
|   | 1.2 | Licensing                             |
|   | 1.3 | Extensions                            |
|   |     | 1.3.1 Extensions Enabled by Default   |
|   |     | 1.3.2 Enabling Other Extensions       |
|   |     | 1.3.3 Disabling Extensions            |
|   | 1.4 | General Features                      |
|   |     | 1.4.1 mtvec CSR                       |
|   |     | 1.4.2 Reset                           |
|   |     | 1.4.3 NMI                             |
|   |     | 1.4.4 WFI                             |
|   |     | 1.4.5 time CSR                        |
|   |     | 1.4.6 mcycle CSR                      |
|   |     | 1.4.7 minstret CSR                    |
|   |     | 1.4.8 mhpmcounter CSR                 |
|   |     | 1.4.9 Unaligned Accesses              |
|   |     | 1.4.10 PMP                            |
|   |     | 1.4.11 Time and Timers                |
|   | 1.5 | Compressed Extension                  |
|   |     | 1.5.1 Compressed Extension Parameters |
|   |     | 1.5.2 Legacy Version 1.10             |
|   |     | 1.5.3 Version 0.70.1                  |
|   |     | 1.5.4 Version 0.70.5                  |
|   |     | 1.5.5 Version 1.0.0-RC5.7             |
|   | 1.6 | Privileged Architecture               |
|   |     | 1.6.1 Legacy Version 1.10             |
|   |     | 1.6.2 Version 20190608                |
|   |     | 1.6.3 Version 20211203                |
|   |     | 1.6.4 Version 1.12                    |
|   |     | 1.6.5 Version master                  |
|   | 1.7 | Unprivileged Architecture             |
|   |     | 1.7.1 Legacy Version 2.2              |
|   |     | 1.7.2 Version 20191213                |
|   | 1.8 | Other Extensions                      |
|   | Ĭ   | 1.8.1 Zmmul                           |
|   |     | 1.8.2 Ziesr                           |

| 5 | Bus               | s Master Ports                          | 20       |
|---|-------------------|-----------------------------------------|----------|
| 4 | All               | Variants in this model                  | 19       |
|   | 3.6               | Processor ELF code                      | 18       |
|   | 3.5               | • • • • • • • • • • • • • • • • • • • • | 18       |
|   | 3.4               |                                         | 18       |
|   | 3.3               | Semi-Host Library                       | 18       |
|   | 3.2               | GDB Path                                | 18       |
|   | 3.1               | Location                                | 18       |
| 3 | Con               | nfiguration                             | 18       |
|   | 2.2               | I ULI _AI ULF EXTENSION STATUS          | 11       |
|   | $\frac{2.1}{2.2}$ |                                         | 17<br>17 |
| 4 |                   |                                         |          |
| ก | 05-               | onhygnoup Specific Extensions           | 17       |
|   | 1.19              | References                              | 16       |
|   |                   |                                         | 15       |
|   |                   |                                         | 15       |
|   |                   | v                                       | 15       |
|   |                   | 1                                       | 14       |
|   | 1.15              | 0 11                                    | 14       |
|   | 1.14              |                                         | 14       |
|   |                   |                                         | 13       |
|   |                   |                                         | 13       |
|   | 1.13              |                                         | 13       |
|   |                   |                                         | 13       |
|   |                   |                                         | 13       |
|   |                   |                                         | 13       |
|   |                   |                                         | 13       |
|   |                   |                                         | 12       |
|   |                   |                                         | 12       |
|   |                   |                                         | 12       |
|   |                   |                                         | 12       |
|   |                   |                                         | 11       |
|   |                   | 9                                       | 11<br>11 |
|   |                   | o v                                     | 11       |
|   | 1.12              |                                         | 10       |
|   |                   | Interrupts                              | 9        |
|   |                   | Advanced Interrupt Architecture         | 9        |
|   | 1.9               | CLIC                                    | 9        |
|   |                   | 1.8.8 Zawrs                             | 9        |
|   |                   | 1.8.7 Smstateen                         | 9        |
|   |                   | 1.8.6 Zicboz                            | 8        |
|   |                   | 1.8.5 Zicbop                            | 8        |
|   |                   | 1.8.4 Zicbom                            | 8        |
|   |                   | 1.8.3 Zifencei                          | 8        |

| 6  | Bus        | Slave   | Ports                         | <b>21</b> |  |  |  |  |
|----|------------|---------|-------------------------------|-----------|--|--|--|--|
| 7  | Net        | Ports   |                               | 22        |  |  |  |  |
| 8  | FIFO Ports |         |                               |           |  |  |  |  |
| 9  | For        | mal Pa  | rameters                      | <b>25</b> |  |  |  |  |
|    | 9.1        | Extens  | sion Parameters               | 28        |  |  |  |  |
|    | 9.2        | Param   | eters with enumerated types   | 28        |  |  |  |  |
|    |            | 9.2.1   | Parameter user_version        | 28        |  |  |  |  |
|    |            | 9.2.2   | Parameter priv_version        | 28        |  |  |  |  |
|    |            | 9.2.3   | Parameter compress_version    | 28        |  |  |  |  |
|    |            | 9.2.4   | Parameter debug_version       | 29        |  |  |  |  |
|    |            | 9.2.5   | Parameter rnmi_version        | 29        |  |  |  |  |
|    |            | 9.2.6   | Parameter debug_mode          | 29        |  |  |  |  |
|    |            | 9.2.7   | Parameter debug_eret_mode     | 29        |  |  |  |  |
|    |            | 9.2.8   | Parameter debug_priority      | 29        |  |  |  |  |
|    |            | 9.2.9   | Parameter Zcea_version        | 30        |  |  |  |  |
|    |            | 00      | Parameter Zceb_version        | 30        |  |  |  |  |
|    |            |         | Parameter Zeee_version        | 30        |  |  |  |  |
|    | 9.3        |         | eter values                   | 30        |  |  |  |  |
| 10 | Exe        |         | Modes                         | 34        |  |  |  |  |
|    |            |         |                               |           |  |  |  |  |
| 11 | Exc        | eptions |                               | 35        |  |  |  |  |
| 12 | Hie        | rarchy  | of the model                  | 37        |  |  |  |  |
|    |            |         | l: Hart                       | 37        |  |  |  |  |
| 13 | Mo         | del Co  | mmands                        | 38        |  |  |  |  |
|    | 13.1       | Level 1 | l: Hart                       | 38        |  |  |  |  |
|    |            | 13.1.1  | debugflags                    | 38        |  |  |  |  |
|    |            | 13.1.2  | getCSRIndex                   | 38        |  |  |  |  |
|    |            | 13.1.3  | isync                         | 38        |  |  |  |  |
|    |            |         | itrace                        | 39        |  |  |  |  |
|    |            | 13.1.5  | listCSRs                      | 39        |  |  |  |  |
|    |            |         | 13.1.5.1 Argument description | 39        |  |  |  |  |
| 14 | Reg        | isters  |                               | 40        |  |  |  |  |
|    |            | •       | l: Hart                       | 40        |  |  |  |  |
|    |            |         | Core                          | 40        |  |  |  |  |
|    |            |         | Machine_Control_and_Status    |           |  |  |  |  |
|    |            |         | Integration support           | 44        |  |  |  |  |

# Overview

This document provides the details of an OVP Fast Processor Model variant.

OVP Fast Processor Models are written in C and provide a C API for use in C based platforms. The models also provide a native interface for use in SystemC TLM2 platforms.

The models are written using the OVP VMI API that provides a Virtual Machine Interface that defines the behavior of the processor. The VMI API makes a clear line between model and simulator allowing very good optimization and world class high speed performance. Most models are provided as a binary shared object and also as source. This allows the download and use of the model binary or the use of the source to explore and modify the model.

The models are run through an extensive QA and regression testing process and most model families are validated using technology provided by the processor IP owners. There is a companion document (OVP Guide to Using Processor Models) which explains the general concepts of OVP Fast Processor Models and their use. It is downloadable from the OVPworld website documentation pages.

# 1.1 Description

RISC-V CV32E40P 32-bit processor model

# 1.2 Licensing

This Model is released under the Open Source Apache 2.0

### 1.3 Extensions

## 1.3.1 Extensions Enabled by Default

The model has the following architectural extensions enabled, and the corresponding bits in the misa CSR Extensions field will be set upon reset:

misa bit 2: extension C (compressed instructions)

misa bit 8: RV32I/RV64I/RV128I base integer instruction set

misa bit 12: extension M (integer multiply/divide instructions)

misa bit 23: extension X (non-standard extensions present)

To specify features that can be dynamically enabled or disabled by writes to the misa register in addition to those listed above, use parameter "add\_Extensions\_mask". This is a string parameter containing the feature letters to add; for example, value "DV" indicates that double-precision floating point and the Vector Extension can be enabled or disabled by writes to the misa register, if supported on this variant. Parameter "sub\_Extensions\_mask" can be used to disable dynamic update of features in the same way.

Legacy parameter "misa\_Extensions\_mask" can also be used. This Uns32-valued parameter specifies all writable bits in the misa Extensions field, replacing any permitted bits defined in the base variant.

Note that any features that are indicated as present in the misa mask but absent in the misa will be ignored. See the next section.

#### 1.3.2 Enabling Other Extensions

The following extensions are supported by the model, but not enabled by default in this variant:

misa bit 5: extension F (single-precision floating point)

To add features from this list to the visible set in the misa register, use parameter "add\_Extensions". This is a string containing identification letters of features to enable; for example, value "DV" indicates that double-precision floating point and the Vector Extension should be enabled, if they are currently absent and are available on this variant.

Legacy parameter "misa\_Extensions" can also be used. This Uns32-valued parameter specifies the reset value for the misa CSR Extensions field, replacing any permitted bits defined in the base variant.

To add features from this list to the implicitly-enabled set (not visible in the misa register), use parameter "add\_implicit\_Extensions". This is a string parameter in the same format as the "add\_Extensions" parameter described above.

#### 1.3.3 Disabling Extensions

The following extensions are enabled by default in the model and can be disabled:

misa bit 23: extension X (non-standard extensions present)

To disable features that are enabled by default, use parameter "sub\_Extensions". This is a string containing identification letters of features to disable; for example, value "DF" indicates that double-precision and single-precision floating point extensions should be disabled, if they are enabled by default on this variant.

To remove features from this list from the implicitly-enabled set (not visible in the misa register), use parameter "sub\_implicit\_Extensions". This is a string parameter in the same format as the "sub\_Extensions" parameter described above.

### 1.4 General Features

#### 1.4.1 mtvec CSR

On this variant, the Machine trap-vector base-address register (mtvec) is writable. It can instead be configured as read-only using parameter "mtvec\_is\_ro".

Values written to "mtvec" are masked using the value 0xffffff01. A different mask of writable bits may be specified using parameter "mtvec\_mask" if required. In addition, when Vectored interrupt mode is enabled, parameter "tvec\_align" may be used to specify additional hardware-enforced base address alignment. In this variant, "tvec\_align" defaults to 0, implying no alignment constraint.

If parameter "mtvec\_sext" is True, values written to "mtvec" are sign-extended from the most-significant writable bit. In this variant, "mtvec\_sext" is False, indicating that "mtvec" is not sign-extended.

The initial value of "mtvec" is 0x1. A different value may be specified using parameter "mtvec" if required.

#### 1.4.2 Reset

On reset, the model will restart at address 0x0. A different reset address may be specified using parameter "reset\_address" or applied using optional input port "reset\_addr" if required.

#### 1.4.3 NMI

On an NMI, the model will restart at address 0x0; a different NMI address may be specified using parameter "nmi\_address" or applied using optional input port "nmi\_addr" if required. The cause reported on an NMI is 0x0 by default; a different cause may be specified using parameter "ecode\_nmi" or applied using optional input port "nmi\_cause" if required.

If parameter "rnmi\_version" is not "none", resumable NMIs are supported, managed by additional CSRs "mnscratch", "mnepc", "mncause" and "mnstatus", following the indicated version of the Resumable NMI extension proposal. In this variant, "rnmi\_version" is "none".

The NMI input is latched on the rising edge of the NMI signal. To instead specify that NMI input is level-sensitive, set parameter "nmi\_is\_latched" to False.

#### 1.4.4 WFI

WFI will halt the processor until an interrupt occurs. It can instead be configured as a NOP by setting parameter "wfi\_is\_nop" to True.

The nominal time limit for WFI instructions can be set by parameter "TW\_time\_limit". In this variant, the time limit is 0 cycles.

Parameter "wfi\_resume\_not\_trap" is 0 on this variant, meaning that pending wakeup events when WFI is executed will not prevent a trap occurring. if "wfi\_resume\_not\_trap" is set to 1 then pending wakeup events when WFI is executed will cause the WFI to be treated as a NOP.

#### 1.4.5 time CSR

The "time" CSR is not implemented in this variant and reads of it will cause Illegal Instruction traps. Set parameter "time\_undefined" to False to instead specify that "time" is implemented.

## 1.4.6 mcycle CSR

The "mcycle" CSR is implemented in this variant. Set parameter "mcycle\_undefined" to True to instead specify that "mcycle" is unimplemented and accesses should cause Illegal Instruction traps.

#### 1.4.7 minstret CSR

The "minstret" CSR is implemented in this variant. Set parameter "minstret\_undefined" to True to instead specify that "minstret" is unimplemented and accesses should cause Illegal Instruction traps.

#### 1.4.8 mhpmcounter CSR

The "mhpmcounter" CSRs are implemented in this variant. Set parameter "mhpmcounter\_undefined" to True to instead specify that "mhpmcounter" CSRs are unimplemented and accesses should cause Illegal Instruction traps.

### 1.4.9 Unaligned Accesses

Unaligned memory accesses are supported by this variant. Set parameter "unaligned" to "F" to disable such accesses.

Address misaligned exceptions are higher priority than page fault or access fault exceptions on this variant. Set parameter "unaligned\_low\_pri" to "T" to specify that they are lower priority instead.

#### 1.4.10 PMP

A PMP unit is not implemented by this variant. Set parameter "PMP\_registers" to indicate that the unit should be implemented with that number of PMP entries.

Accesses to unimplemented PMP registers cause Illegal Instruction exceptions on this variant. Set parameter "PMP\_undefined" to False to indicate that these registers are hard-wired to zero instead.

#### 1.4.11 Time and Timers

A RISC-V hart requires a time source to be available in any of the following cases:

- 1. The "time" CSR is implemented ("time\_undefined" is False);
- 2. The "Sstc" extension is present ("Sstc" is True);
- 3. The internal CLINT model is enabled ("CLINT\_address" is non-zero).

For cases 1 and 2, a 64-bit input port "mtime" is present. If this port is connected, it must be driven periodically by an external source with the current time value, which is visible in the "time" CSR and used for timer calculations by the "Sstc" extension. If the port is not connected, the value of time is internally derived with a period specified by the "mtime\_Hz" parameter (0Hz by default).

For case 3, time is always internally derived and the "mtime" port is not present.

If the "time" CSR is implemented but the "Sstc" extension and the internal CLINT model are both absent, then it is also possible to implement the "time" CSR using a read callback on the CSR bus instead of using the "mtime" port: this may improve simulation performance if "time" increments at high frequency. See section "CSR Register External Implementation" for more information.

# 1.5 Compressed Extension

Standard compressed instructions are present in this variant. Legacy compressed extension features may also be configured using parameters described below. Use parameter "compress\_version" to enable more recent compressed extension features if required. See the following sections for detailed information about differences between each supported version.

## 1.5.1 Compressed Extension Parameters

Parameter "Zcea\_version" is used to specify the version of Zcea instructions present. By default, "Zcea\_version" is set to "none" in this variant. Updates to this parameter require a commercial product license.

Parameter "Zceb\_version" is used to specify the version of Zceb instructions present. By default, "Zceb\_version" is set to "none" in this variant. Updates to this parameter require a commercial product license.

Parameter "Zcee\_version" is used to specify the version of Zcee instructions present. By default,

"Zcee\_version" is set to "none" in this variant. Updates to this parameter require a commercial product license.

## 1.5.2 Legacy Version 1.10

Legacy encodings with version specified using Zcea, Zceb and Zcee parameters.

#### 1.5.3 Version 0.70.1

All instruction encodings changed from legacy version, with instructions divided into Zca, Zcf, Zcb, Zcmb, Zcmp, Zcmpe and Zcmt subsets.

#### 1.5.4 Version 0.70.5

Version 0.70.5, with these changes compared to version 0.70.1:

- access to jt and jalt instructions is enabled by Smstateen.
- jvt.base is WARL and fewer bits than the maximum can be implemented

#### 1.5.5 Version 1.0.0-RC5.7

Version 1.0.0-RC5.7, with these changes compared to version 0.70.5:

- encodings of jt and jalt instructions changed.
- Zcmb and Zcmpe subsets removed.

# 1.6 Privileged Architecture

This variant implements the Privileged Architecture with version specified in the References section of this document. Note that parameter "priv\_version" can be used to select the required architecture version; see the following sections for detailed information about differences between each supported version.

#### 1.6.1 Legacy Version 1.10

1.10 version of May 7 2017.

#### 1.6.2 Version 20190608

Stable 1.11 version of June 8 2019, with these changes compared to version 1.10:

- mcountinhibit CSR defined;

- pages are never executable in Supervisor mode if page table entry U bit is 1;
- mstatus.TW is writable if any lower-level privilege mode is implemented (previously, it was just if Supervisor mode was implemented);

#### 1.6.3 Version 20211203

- 1.12 draft version of December 3 2021, with these changes compared to version 20190608:
- mstatush, mseccfg, mseccfgh, menvcfg, menvcfgh, senvcfg, henvcfg, henvcfgh and mconfigptr CSRs defined;
- xret instructions clear mstatus.MPRV when leaving Machine mode if new mode is less privileged than M-mode;
- maximum number of PMP registers increased to 64;
- data endian is now configurable.

#### 1.6.4 Version 1.12

Official 1.12 version, identical to 20211203.

#### 1.6.5 Version master

Unstable master version, currently identical to 1.12.

# 1.7 Unprivileged Architecture

This variant implements the Unprivileged Architecture with version specified in the References section of this document. Note that parameter "user\_version" can be used to select the required architecture version; see the following sections for detailed information about differences between each supported version.

### 1.7.1 Legacy Version 2.2

2.2 version of May 7 2017.

#### 1.7.2 Version 20191213

Stable 20191213-Base-Ratified version of December 13 2019, with these changes compared to version 2.2:

- floating point fmin/fmax instruction behavior modified to comply with IEEE 754-201x.
- numerous other optional behaviors can be separately enabled using Z-prefixed parameters.

### 1.8 Other Extensions

Other extensions that can be configured are described in this section.

#### 1.8.1 Zmmul

Parameter "Zmmul" is 0 on this variant, meaning that all multiply and divide instructions are implemented. if "Zmmul" is set to 1 then multiply instructions are implemented but divide and remainder instructions are not implemented.

#### 1.8.2 Zicsr

Parameter "Zicsr" is 1 on this variant, meaning that standard CSRs and CSR access instructions are implemented. if "Zicsr" is set to 0 then standard CSRs and CSR access instructions are not implemented and an alternative scheme must be provided as a processor extension.

#### 1.8.3 Zifencei

Parameter "Zifencei" is 1 on this variant, meaning that the fence.i instruction is implemented (but treated as a NOP by the model). if "Zifencei" is set to 0 then the fence.i instruction is not implemented.

#### 1.8.4 **Zicbom**

Parameter "Zicbom" is 0 on this variant, meaning that code block management instructions are undefined. if "Zicbom" is set to 1 then code block management instructions cbo.clean, cbo.flush and cbo.inval are defined.

If Zicbom is present, the cache block size is given by parameter "cmomp\_bytes". The instructions may cause traps if used illegally but otherwise are NOPs in this model.

#### 1.8.5 Zicbop

Parameter "Zicbop" is 0 on this variant, meaning that prefetch instructions are undefined. if "Zicbop" is set to 1 then prefetch instructions prefetch.i, prefetch.r and prefetch.w are defined (but behave as NOPs in this model).

#### 1.8.6 Zicboz

Parameter "Zicboz" is 0 on this variant, meaning that the cbo.zero instruction is undefined. if "Zicboz" is set to 1 then the cbo.zero instruction is defined.

If Zicboz is present, the cache block size is given by parameter "cmoz\_bytes".

#### 1.8.7 Smstateen

Parameter "Smstateen" is 0 on this variant, meaning that state enable CSRs are undefined. if "Smstateen" is set to 1 then state enable CSRs are defined.

Within the state enable CSRs, only bit 1 (for Zfinx), bit 57 (for xcontext CSR access), bit 62 (for xenvcfg CSR access) and bit 63 (for lower-level state enable CSR access) are currently implemented.

#### 1.8.8 Zawrs

Parameter "Zawrs" is 0 on this variant, meaning that wait-for-reservation-set instructions are not implemented. if "Zawrs" is set to 1 then wait-for-reservation-set instructions are implemented, in which case parameter "TW\_time\_limit" is used to specify the nominal cycle delay for wrs.nto, and parameter "STO\_time\_limit" is used to specify the nominal cycle delay for wrs.sto.

### 1.9 CLIC

The model can be configured to implement a Core Local Interrupt Controller (CLIC) using parameter "CLICLEVELS"; when non-zero, the CLIC is present with the specified number of interrupt levels (2-256), as described in the RISC-V Core-Local Interrupt Controller specification, and further parameters are made available to configure other aspects of the CLIC. "CLICLEVELS" is zero in this variant, indicating that a CLIC is not implemented.

# 1.10 Advanced Interrupt Architecture

The model can be configured to implement the Advanced Interrupt Architecture (AIA) interface using Boolean parameter "Smaia"; when True, the AIA interface is present as described in the RISC-V Advanced Interrupt Architecture specification, and further parameters are made available to configure other aspects of the interface. "Smaia" is False in this variant, indicating that the AIA interface is not implemented.

# 1.11 Interrupts

The "reset" port is an active-high reset input. The processor is halted when "reset" goes high and resumes execution from the reset address specified using the "reset\_address" parameter or "reset\_addr" port when the signal goes low. The "mcause" register is cleared to zero.

The "nmi" port is an active-high NMI input. The processor resumes execution from the address specified using the "nmi\_address" parameter or "nmi\_addr" port when the NMI signal goes high. The "mcause" register is cleared to zero.

All other interrupt ports are active high. For each implemented privileged execution level, there are by default input ports for software interrupt, timer interrupt and external interrupt; for example,

for Machine mode, these are called "MSWInterrupt", "MTimerInterrupt" and "MExternalInterrupt", respectively. When the N extension is implemented, ports are also present for User mode. Parameter "unimp\_int\_mask" allows the default behavior to be changed to exclude certain interrupt ports. The parameter value is a mask in the same format as the "mip" CSR; any interrupt corresponding to a non-zero bit in this mask will be removed from the processor and read as zero in "mip", "mie" and "mideleg" CSRs (and Supervisor and User mode equivalents if implemented).

Parameter "external\_int\_id" can be used to enable extra interrupt ID input ports on each hart. If the parameter is True then when an external interrupt is taken the value on the ID port is sampled and used to fill the Exception Code field in the relevant "xcause" CSR. For Machine External interrupts, the extra interrupt ID port is called "MExternalInterruptID"; for Supervisor External interrupts, the extra interrupt ID port is called "SExternalInterruptID".

The "deferint" port is an active-high artifact input that, when written to 1, prevents any pendingand-enabled interrupt being taken (normally, such an interrupt would be taken on the next instruction after it becomes pending-and-enabled). The purpose of this signal is to enable alignment with hardware models in step-and-compare usage.

# 1.12 Debug Mode

The model can be configured to implement Debug mode using parameter "debug\_mode". This implements features described in Chapter 4 of the RISC-V External Debug Support specification with version specified by parameter "debug\_version" (see References). Some aspects of this mode are not defined in the specification because they are implementation-specific; the model provides infrastructure to allow implementation of a Debug Module using a custom harness. Features added are described below.

Parameter "debug\_mode" can be used to specify three different behaviors, as follows:

- 1. If set to value "vector", then operations that would cause entry to Debug mode result in the processor jumping to the address specified by the "debug\_address" parameter. It will execute at this address, in Debug mode, until a "dret" instruction causes return to non-Debug mode. Any exception generated during this execution will cause a jump to the address specified by the "dexc\_address" parameter.
- 2. If set to value "interrupt", then operations that would cause entry to Debug mode result in the processor simulation call (e.g. opProcessorSimulate) returning, with a stop reason of OP\_SR\_INTERRUPT. In this usage scenario, the Debug Module is implemented in the simulation harness.
- 3. If set to value "halt", then operations that would cause entry to Debug mode result in the processor halting. Depending on the simulation environment, this might cause a return from the simulation call with a stop reason of OP\_SR\_HALT, or debug mode might be implemented by another platform component which then restarts the debugged processor again.

#### 1.12.1 Debug State Entry

The specification does not define how Debug mode is implemented. In this model, Debug mode is enabled by a Boolean pseudo-register, "DM". When "DM" is True, the processor is in Debug mode. When "DM" is False, mode is defined by "mstatus" in the usual way.

Entry to Debug mode can be performed in any of these ways:

- 1. By writing True to register "DM" (e.g. using opProcessorRegWrite) followed by simulation of at least one cycle (e.g. using opProcessorSimulate), dcsr cause will be reported as trigger;
- 2. By writing a 1 then 0 to net "haltreq" (using opNetWrite) followed by simulation of at least one cycle (e.g. using opProcessorSimulate);
- 3. By writing a 1 to net "resethaltreq" (using opNetWrite) while the "reset" signal undergoes a negedge transition, followed by simulation of at least one cycle (e.g. using opProcessorSimulate);
- 4. By executing an "ebreak" instruction when Debug mode entry for the current processor mode is enabled by dcsr.ebreakm, dcsr.ebreaks or dcsr.ebreaku.

In all cases, the processor will save required state in "dpc" and "dcsr" and then perform actions described above, depending in the value of the "debug\_mode" parameter.

### 1.12.2 Debug State Exit

Exit from Debug mode can be performed in any of these ways:

- 1. By writing False to register "DM" (e.g. using opProcessorRegWrite) followed by simulation of at least one cycle (e.g. using opProcessorSimulate);
- 2. By executing an "dret" instruction when Debug mode.

In both cases, the processor will perform the steps described in section 4.6 (Resume) of the Debug specification.

#### 1.12.3 Debug Registers

When Debug mode is enabled, registers "dcsr", "dpc", "dscratch0" and "dscratch1" are implemented as described in the specification. These may be manipulated externally by a Debug Module using opProcessorRegRead or opProcessorRegWrite; for example, the Debug Module could write "dcsr" to enable "ebreak" instruction behavior as described above, or read and write "dpc" to emulate stepping over an "ebreak" instruction prior to resumption from Debug mode.

#### 1.12.4 Debug Mode Execution

The specification allows execution of code fragments in Debug mode. A Debug Module implementation can cause execution in Debug mode by the following steps:

- 1. Write the address of a Program Buffer to the program counter using opProcessorPCSet;
- 2. If "debug\_mode" is set to "halt", write 0 to pseudo-register "DMStall" (to leave halted state);

3. If entry to Debug mode was handled by exiting the simulation callback, call opProcessorSimulate or opRootModuleSimulate to resume simulation.

Debug mode will be re-entered in these cases:

- 1. By execution of an "ebreak" instruction; or:
- 2. By execution of an instruction that causes an exception.

In both cases, the processor will either jump to the debug exception address, or return control immediately to the harness, with stopReason of OP\_SR\_INTERRUPT, or perform a halt, depending on the value of the "debug\_mode" parameter.

### 1.12.5 Debug Single Step

When in Debug mode, the processor or harness can cause a single instruction to be executed on return from that mode by setting dcsr.step. After one non-Debug-mode instruction has been executed, control will be returned to the harness. The processor will remain in single-step mode until dcsr.step is cleared.

## 1.12.6 Debug Event Priorities

The model supports three different models for determining which debug exception occurs when step, execute address, resethaltreq and haltreq events are all pending. These options are listed below, with highest-priority event first:

- 1. when parameter "debug\_priority"="sxh": step ->execute address ->resethaltreq ->haltreq;
- 2. when parameter "debug\_priority"="shx": step ->resethaltreq ->haltreq ->execute address;
- 3. when parameter "debug\_priority"="hsx": resethaltreq ->haltreq ->step ->execute address.

#### 1.12.7 Debug Ports

Port "DM" is an output signal that indicates whether the processor is in Debug mode

Port "haltreq" is a rising-edge-triggered signal that triggers entry to Debug mode (see above).

Port "resethaltreq" is a level-sensitive signal that triggers entry to Debug mode after reset (see above).

## 1.12.8 Debug Mode Versions

Debug mode specification has been under active development. To enable simulation of hardware that may be based on an older version of the specification, the model implements behavior for a number of versions of the specification. The differing features of these are listed below, in chronological order.

#### 1.12.9 Version 0.13.2-DRAFT

0.13.2-DRAFT version of March 22 2019.

#### 1.12.10 Version 0.14.0-DRAFT

0.14.0-DRAFT version of November 6 2020.

#### 1.12.11 Version 1.0.0-STABLE

1.0.0-STABLE version of February 9 2022.

#### 1.12.12 Version 1.0-STABLE

1.0-STABLE version of December 28 2022, with these changes compared to version 1.0.0-STABLE:

- nmi is moved from etrigger to itrigger and is now subject to the mode bits in that trigger.

# 1.13 Trigger Module

This model is configured with a trigger module, implementing a subset of the behavior described in Chapter 5 of the RISC-V External Debug Support specification with version specified by parameter "debug\_version" (see References).

#### 1.13.1 Trigger Module Restrictions

The model currently supports tdata1 of type 0, type 2 (mcontrol), type 3 (icount), type 4 (itrigger), type 5 (etrigger) and type 6 (mcontrol6). icount triggers are implemented for a single instruction only, with count hard-wired to 1 and automatic zeroing of mode bits when the trigger fires.

#### 1.13.2 Trigger Module Parameters

Parameter "trigger\_num" is used to specify the number of implemented triggers. In this variant, "trigger\_num" is 1.

Parameter "tinfo" is used to specify the value of the read-only "tinfo" register, which indicates the trigger types supported. In this variant, "tinfo" is 0x04.

Parameter "trigger\_match" is used to specify the legal "match" values for triggers of types 2 and 6. This parameter is a bitmask with 1 bits corresponding to legal values; for example, a "trigger\_match" of 0xd, means that triggers of types 0, 2 and 3 are supported. In this variant, "trigger\_match" is 0xffff.

Parameter "tinfo\_undefined" is used to specify whether the "tinfo" register is undefined, in which case reads of it trap to Machine mode. In this variant, "tinfo\_undefined" is 0.

Parameter "tcontrol\_undefined" is used to specify whether the "tcontrol" register is undefined, in which case accesses to it trap to Machine mode. In this variant, "tcontrol\_undefined" is 1.

Parameter "mcontext\_undefined" is used to specify whether the "mcontext" register is undefined, in which case accesses to it trap to Machine mode. In this variant, "mcontext\_undefined" is 0.

Parameter "scontext\_undefined" is used to specify whether the "scontext" register is undefined, in which case accesses to it trap to Machine mode. In this variant, "scontext\_undefined" is 0.

Parameter "amo\_trigger" is used to specify whether load/store triggers are activated for AMO instructions. In this variant, "amo\_trigger" is 0.

Parameter "no\_hit" is used to specify whether the "hit" bit in tdata1 is unimplemented. In this variant, "no\_hit" is 1.

Parameter "mcontext\_bits" is used to specify the number of writable bits in the "mcontext" register. In this variant, "mcontext\_bits" is 0.

Parameter "mvalue\_bits" is used to specify the number of writable bits in the "mvalue" field in "textra32"/"textra64" registers; if zero, the "mselect" field is tied to zero. In this variant, "mvalue\_bits" is 0.

Parameter "mcontrol\_maskmax" is used to specify the value of field "maskmax" in the "mcontrol" register. In this variant, "mcontrol\_maskmax" is 0.

# 1.14 Debug Mask

It is possible to enable model debug messages in various categories. This can be done statically using the "debugflags" parameter, or dynamically using the "debugflags" command. Enabled messages are specified using a bitmask value, as follows:

Value 0x002: enable debugging of PMP and virtual memory state;

Value 0x004: enable debugging of interrupt state.

All other bits in the debug bitmask are reserved and must not be set to non-zero values.

# 1.15 Integration Support

This model implements a number of non-architectural pseudo-registers and other features to facilitate integration.

## 1.15.1 CSR Register External Implementation

If parameter "enable\_CSR\_bus" is True, an artifact 16-bit bus "CSR" is enabled. Slave callbacks installed on this bus can be used to implement modified CSR behavior (use opBusSlaveNew or icmMapExternalMemory, depending on the client API). A CSR with index 0xABC is mapped on the bus at address 0xABC0; as a concrete example, implementing CSR "time" (number 0xC01) externally requires installation of a read callback at address 0xC010 on the CSR bus.

If both read and write callbacks are installed, or if a read callback is installed and the CSR is in the read-only address space, then the read callback will be used to provide the value for both true accesses and for trace and API register read (using opRegRead, etc). However, if only a read callback is installed and the CSR is in the CSR read/write address space then the callback will be used for true register reads \*only\*; in this case, the \*model\* CSR implementation will be used for trace and API register read. This idiom allows values to be injected for volatile CSRs without changing fundamental model behavior.

# 1.16 Instruction Disassembly

This model implements a number of parameters to control instruction disassembly, as shown in trace output.

If parameter "use\_hw\_reg\_names" is True, instruction disassembly shows hardware names x0-x31. If "use\_hw\_reg\_names" is False, ABI names are shown instead.

If parameter "no\_pseudo\_inst" is True, instruction disassembly always shows true instructions. If "no\_pseudo\_inst" is False, pseudo-instructions are shown instead where applicable.

If parameter "show\_c\_prefix" is True, instruction disassembly of 16-bit instructions will include a compressed prefix (e.g. "c." or "cm."). If "show\_c\_prefix" is False, the compressed prefix will be omitted.

### 1.17 Limitations

Instruction pipelines are not modeled in any way. All instructions are assumed to complete immediately. This means that instruction barrier instructions (e.g. fence.i) are treated as NOPs, with the exception of any Illegal Instruction behavior, which is modeled.

Caches and write buffers are not modeled in any way. All loads, fetches and stores complete immediately and in order, and are fully synchronous. Data barrier instructions (e.g. fence) are treated as NOPs, with the exception of any Illegal Instruction behavior, which is modeled.

Real-world timing effects are not modeled: all instructions are assumed to complete in a single cycle.

Hardware Performance Monitor registers are not implemented and hardwired to zero.

## 1.18 Verification

All instructions have been extensively tested by Imperas, using tests generated specifically for this model and also reference tests from https://github.com/riscv/riscv-tests.

Also reference tests have been used from various sources including:

https://github.com/riscv/riscv-tests

https://github.com/ucb-bar/riscv-torture

The Imperas OVPsim RISC-V models are used in the RISC-V Foundation Compliance Framework as a functional Golden Reference:

https://github.com/riscv/riscv-compliance

where the simulated model is used to provide the reference signatures for compliance testing. The Imperas OVPsim RISC-V models are used as reference in both open source and commercial instruction stream test generators for hardware design verification, for example:

http://valtrix.in/sting from Valtrix

https://github.com/google/riscv-dv from Google

The Imperas OVPsim RISC-V models are also used by commercial and open source RISC-V Core RTL developers as a reference to ensure correct functionality of their IP.

## 1.19 References

The Model details are based upon the following specifications:

RISC-V Instruction Set Manual, Volume I: User-Level ISA (User Architecture Version 20191213)

RISC-V Instruction Set Manual, Volume II: Privileged Architecture (Privileged Architecture Version Ratified-IMFDQC-and-Priv-v1.11)

RISC-V External Debug Support (RISC-V External Debug Support Version 0.13.2-DRAFT)

# Openhwgroup-Specific Extensions

Open HW Group processors add various custom extensions to the basic RISC-V architecture. This model supports the following CORE-V Instruction Set Extensions:

#### - PULP\_XPULP Features

The PULP\_CLUSTER and PULP\_ZFINX CORE-V Instruction Set Extensions iares not supported.

The standard Risc-V Zfinx extension is supported in the base model.

In addition to the base model RISC-V parameters, this model implements parameters allowing openhygroup-specific model features to be controlled. These parameters are documented below.

# 2.1 Parameter: extensions/PULP\_XPULP

The PULP\_XPULP CORE-V Instruction Set Extensions may be enabled on RV32 cores by setting the parameter extension\_CVE4P/PULP\_XPULP to True.

Note that by default the XPULP instructions use the V2 conforming encodings that were defined in https://github.com/openhwgroup/cv32e40p/pull/704. The non-conforming V1 encodings that were previously implemented, may be selected by setting the parameter extension\_CVE4P/PULP\_V1 to True.

## 2.2 PULP\_XPULP Extension Status

The XPULP extension is not enabled on this variant. Use parameter extension\_CVE4P/PULP\_XPULP to enable it. To get additional info, set the parameter and re-generate the documentation.

# Configuration

### 3.1 Location

This model's VLNV is openhwgroup.ovpworld.org/processor/CVE4P/1.0.

The model source is usually at:

\$IMPERAS\_HOME/ImperasLib/source/openhwgroup.ovpworld.org/processor/CVE4P/1.0

The model binary is usually at:

\$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/ImperasLib/openhwgroup.ovpworld.org/processor/CVE4P/1.0

# 3.2 GDB Path

The default GDB for this model is: \$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/gdb/riscv-none-embed-gdb.

# 3.3 Semi-Host Library

The default semi-host library file is riscv.ovpworld.org/semihosting/pk/1.0

## 3.4 Processor Endian-ness

This is a LITTLE endian model.

# 3.5 QuantumLeap Support

This processor is qualified to run in a QuantumLeap enabled simulator.

### 3.6 Processor ELF code

The ELF code supported by this model is: 0xf3.

# All Variants in this model

This model has these variants

| Variant  | Description                  |
|----------|------------------------------|
| CV32E40P | (described in this document) |

Table 4.1: All Variants in this model

# **Bus Master Ports**

This model has these bus master ports.

| Name        | min | max | Connect?  | Description     |
|-------------|-----|-----|-----------|-----------------|
| INSTRUCTION | 32  | 34  | mandatory | Instruction bus |
| DATA        | 32  | 34  | optional  | Data bus        |

Table 5.1: Bus Master Ports

# **Bus Slave Ports**

This model has no bus slave ports.

# Net Ports

This model has these net ports.

| Name               | Type   | Connect? | Description                             |
|--------------------|--------|----------|-----------------------------------------|
| reset              | input  | optional | Reset                                   |
| reset_addr         | input  | optional | Externally-applied reset address        |
| nmi                | input  | optional | NMI                                     |
| nmi_cause          | input  | optional | Externally-applied NMI cause            |
| nmi_addr           | input  | optional | Externally-applied NMI address          |
| MSWInterrupt       | input  | optional | Machine software interrupt              |
| MTimerInterrupt    | input  | optional | Machine timer interrupt                 |
| MExternalInterrupt | input  | optional | Machine external interrupt              |
| LocalInterrupt0    | input  | optional | Local interrupt 0                       |
| LocalInterrupt1    | input  | optional | Local interrupt 1                       |
| LocalInterrupt2    | input  | optional | Local interrupt 2                       |
| LocalInterrupt3    | input  | optional | Local interrupt 3                       |
| LocalInterrupt4    | input  | optional | Local interrupt 4                       |
| LocalInterrupt5    | input  | optional | Local interrupt 5                       |
| LocalInterrupt6    | input  | optional | Local interrupt 6                       |
| LocalInterrupt7    | input  | optional | Local interrupt 7                       |
| LocalInterrupt8    | input  | optional | Local interrupt 8                       |
| LocalInterrupt9    | input  | optional | Local interrupt 9                       |
| LocalInterrupt10   | input  | optional | Local interrupt 10                      |
| LocalInterrupt11   | input  | optional | Local interrupt 11                      |
| LocalInterrupt12   | input  | optional | Local interrupt 12                      |
| LocalInterrupt13   | input  | optional | Local interrupt 13                      |
| LocalInterrupt14   | input  | optional | Local interrupt 14                      |
| LocalInterrupt15   | input  | optional | Local interrupt 15                      |
| irq_ack_o          | output | optional | Interrupt acknowledge (pulse)           |
| irq_id_o           | output | optional | Acknowledged interrupt id (valid during |
|                    |        |          | irq_ack_o pulse)                        |
| sec_lvl_o          | output | optional | Current privilege level                 |
| DM                 | output | optional | Debug state indication                  |
| haltreq            | input  | optional | haltreq (Debug halt request)            |

| resethaltreq | input | optional | resethaltreq (Debug halt request after re- |
|--------------|-------|----------|--------------------------------------------|
|              |       |          | set)                                       |
| deferint     | input | optional | Artifact signal causing interrupts to be   |
|              |       |          | held off when high                         |

Table 7.1: Net Ports

# FIFO Ports

This model has no FIFO ports.

# Formal Parameters

| Name                    | Type        | Description                                                                                                                                                   |
|-------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fundamental             |             | -                                                                                                                                                             |
| variant                 | Enumeration | Selects variant (either a generic UISA or a specific model)                                                                                                   |
| user_version            | Enumeration | Specify required User Architecture version (2.2, 2.3, 20190305 or 20191213)                                                                                   |
| priv_version            | Enumeration | Specify required Privileged Architecture version (1.10, 1.11, 20190405, 20190608, 20211203, 1.12 or master)                                                   |
| endian                  | Endian      | Model endian                                                                                                                                                  |
| enable_expanded         | Boolean     | Specify that 48-bit and 64-bit expanded instructions are supported                                                                                            |
| endianFixed             | Boolean     | Specify that data endianness is fixed (mstatus.{MBE,SBE,UBE} fields are read-only)                                                                            |
| misa_MXL                | Uns32       | Override default value of misa.MXL                                                                                                                            |
| misa_Extensions         | Uns32       | Override default value of misa. Extensions                                                                                                                    |
| add_Extensions          | String      | Add extensions specified by letters to misa. Extensions (for example, specify "VD" to add V and D features)                                                   |
| sub_Extensions          | String      | Remove extensions specified by letters from misa. Extensions (for example, specify "VD" to remove V and D features)                                           |
| misa_Extensions_mask    | Uns32       | Override mask of writable bits in misa. Extensions                                                                                                            |
| add_Extensions_mask     | String      | Add extensions specified by letters to mask of writable bits in misa. Extensions (for example, specify "VD" to add V and D features)                          |
| sub_Extensions_mask     | String      | Remove extensions specified by letters from mask of writable bits in misa. Extensions (for example, specify "VD" to remove V and D features)                  |
| add_implicit_Extensions | String      | Add extensions specified by letters to implicitly-present extensions not visible in misa. Extensions                                                          |
| sub_implicit_Extensions | String      | Remove extensions specified by letters from implicitly-present extensions not visible in misa. Extensions                                                     |
| Compressed_Extension    |             |                                                                                                                                                               |
| compress_version        | Enumeration | Specify required Compressed Architecture version (legacy, 0.70.1, 0.70.5 or 1.0.0-RC5.7)                                                                      |
| Zcea_version            | Enumeration | Specify version of Zcea implemented (legacy only) (none or 0.50.1)                                                                                            |
| Zceb_version            | Enumeration | Specify version of Zceb implemented (legacy only) (none or 0.50.1)                                                                                            |
| Zcee_version            | Enumeration | Specify version of Zcee implemented (legacy only) (none or 1.0.0-rc)                                                                                          |
| Debug_Extension         |             |                                                                                                                                                               |
| debug_version           | Enumeration | Specify required Debug Architecture version (0.13.2-DRAFT, 0.14.0-DRAFT, 1.0.0-STABLE or 1.0-STABLE)                                                          |
| debug_mode              | Enumeration | Specify how Debug mode is implemented (none, vector, interrupt or halt)                                                                                       |
| debug_address           | Uns64       | Specify address to which to jump to enter debug in vectored mode                                                                                              |
| dexc_address            | Uns64       | Specify address to which to jump on debug exception in vectored mode                                                                                          |
| debug_eret_mode         | Enumeration | Specify behavior for MRET, SRET or URET in Debug mode (nop, jump to dexc_address or trap to dexc_address) (nop, jump_to_dexc_address or trap_to_dexc_address) |

| debug_priority           | Enumeration | Specify relative priorities of simultaneous debug events (asxh, ashx, ahsx, hasx, original, PR693 or halt_not_step) |
|--------------------------|-------------|---------------------------------------------------------------------------------------------------------------------|
| dcsr_ebreak_mask         | Uns32       | Specify mask of dcsr.ebreak fields that reset to 1 (ebreak instructions enter Debug mode)                           |
| Interrupts_Exceptions    |             | <i>G</i> ,                                                                                                          |
| rnmi_version             | Enumeration | Specify required RNMI Architecture version (none, 0.2.1 or 0.4)                                                     |
| mtvec_is_ro              | Boolean     | Specify whether mtvec CSR is read-only                                                                              |
| tvec_align               | Uns32       | Specify hardware-enforced alignment of mtvec/stvec/utvec when Vec-                                                  |
|                          |             | tored interrupt mode enabled                                                                                        |
| ecode_mask               | Uns64       | Specify hardware-enforced mask of writable bits in xcause. ExceptionCode                                            |
| ecode_nmi                | Uns64       | Specify xcause.ExceptionCode for NMI                                                                                |
| $nmi\_is\_latched$       | Boolean     | Specify whether NMI input is latched on rising edge (if False, it is level-sensitive)                               |
| tval_zero                | Boolean     | Specify whether mtval/stval/utval are hard wired to zero                                                            |
| tval_zero_ebreak         | Boolean     | Specify whether mtval/stval/utval are set to zero by an ebreak                                                      |
| tval_ii_code             | Boolean     | Specify whether mtval/stval contain faulting instruction bits on illegal instruction exception                      |
| reset_address            | Uns64       | Override reset vector address                                                                                       |
| nmi_address              | Uns64       | Override NMI vector address                                                                                         |
| CLINT_address            | Uns64       | Specify base address of internal CLINT model (or 0 for no CLINT)                                                    |
| local_int_num            | Uns32       | Specify number of supplemental local interrupts                                                                     |
| unimp_int_mask           | Uns64       | Specify mask of unimplemented interrupts (e.g. 1<<9 indicates Supervi-                                              |
|                          |             | sor external interrupt unimplemented)                                                                               |
| force_mideleg            | Uns64       | Specify mask of interrupts always delegated to lower-priority execution level from Machine execution level          |
| no_ideleg                | Uns64       | Specify mask of interrupts that cannot be delegated to lower-priority                                               |
| no odolom                | Uns64       | execution levels  Specify mask of exceptions that cannot be delegated to lower-priority                             |
| no_edeleg                | Uns04       | execution levels                                                                                                    |
| external_int_id          | Boolean     | Whether to add nets allowing External Interrupt ID codes to be forced                                               |
| Simulation_Artifact      | Doolean     | Whether to add hets allowing External Interrupt ID codes to be forced                                               |
| use_hw_reg_names         | Boolean     | Specify whether to use hardware register names x0-x31 and f0-f31 instead                                            |
|                          |             | of ABI register names                                                                                               |
| no_pseudo_inst           | Boolean     | Specify whether pseudo-instructions should not be reported in trace and disassembly                                 |
| show_c_prefix            | Boolean     | Specify whether compressed instruction prefix should be reported in trace and disassembly                           |
| verbose                  | Boolean     | Specify verbose output messages                                                                                     |
| traceVolatile            | Boolean     | Specify whether volatile registers (e.g. minstret) should be shown in change trace                                  |
| enable_CSR_bus           | Boolean     | Add artifact CSR bus port, allowing CSR registers to be externally implemented                                      |
| CSR_remap                | String      | Comma-separated list of CSR number mappings, each of the form <csr-name>=<number></number></csr-name>               |
| Memory                   | 1           |                                                                                                                     |
| unaligned_low_pri        | Boolean     | Specify whether address misaligned exceptions are lower priority than page or access fault exceptions               |
| unaligned                | Boolean     | Specify whether the processor supports unaligned memory accesses                                                    |
| Instruction_CSR_Behavior |             | 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                             |
| wfi_is_nop               | Boolean     | Specify whether WFI should be treated as a NOP (if not, halt while waiting for interrupts)                          |
| wfi_resume_not_trap      | Boolean     | Specify whether pending wakeup events should cause WFI to be treated as a NOP instead of taking a trap              |
| TW_time_limit            | Uns32       | Specify nominal cycle timeout for instructions controlled by mstatus.TW                                             |
| counteren_mask           | Uns32       | Specify hardware-enforced mask of writable bits in mcounteren/scoun-                                                |

| meyele_undefined boolean specify that the meyele CSR is undefined time_undefined boolean specify that the time CSR is undefined mistret_undefined boolean specify that the time CSR is undefined mbpmcounter_undefined boolean specify that the mistret CSR is undefined mbpmcounter_undefined boolean specify that the mistret CSR is undefined mbpmcounter_undefined boolean specify that the mistret CSR is undefined when the understance and the mistret companies of writable bits in mive register specific that all mask the unset of the property of the understance and the  | noinhibit_mask             | Uns32    | Specify hardware-enforced mask of always-zero bits in mcountinhibit register                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------|-------------------------------------------------------------------------------------------------|
| time_undefined Boolean Specify that the time CSR is undefined mbnmcounter_undefined Boolean Specify that the minstret_CSR is undefined mbnmcounter_undefined Boolean Specify that the minstret_CSR is undefined Specify that the mbnmcounter_CSR are undefined CSR_Masks Uns64 Specify hardware-enforced mask of writable bits in mtver register tdata1_mask Uns64 Specify hardware-enforced mask of writable bits in mtver register mip_mask Uns64 Specify hardware-enforced mask of writable bits in mip register mip_mask Uns64 Specify hardware-enforced mask of writable bits in mip register surface. Specify whether intree is sign-extended from most-significant bit timfo_undefined Boolean Specify that the timfo CSR is undefined teorato_undefined Boolean Specify that the control CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined Boolean Specify that the scontext CSR is undefined secontext_undefined secontext_ | mcycle undefined           | Boolean  |                                                                                                 |
| minstret.undefined Boolean Specify that the minstret CSR is undefined mbymocounter. undefined Boolean Specify that the mhymocounter CSRs are undefined CSR. Masks  mivec. mask Uns64 Specify hardware-enforced mask of writable bits in miver register thatal mask Uns64 Specify hardware-enforced mask of writable bits in trigger Module tdatal register Specify hardware-enforced mask of writable bits in mip register Specify hardware-enforced mask of writable bits in mip register Specify hardware-enforced mask of writable bits in mip register Mixec sext Boolean Specify whether mixec is sign-extended from most-significant bit Trigger  tinfo.undefined Boolean Specify that the tinfo CSR is undefined Countred undefined Boolean Specify that the control CSR is undefined Specify that the context CSR is undefined Specify that the montext CSR is undefined Specify that the montext CSR is undefined Pologon Specify that the montext CSR is undefined Specify that the montext CSR is undefined Industry Specify that the montext CSR is undefined Debug Version 0.14.0 and later)  mon.hit Boolean Specify that the montext CSR is undefined Debug Version 0.14.0 and later)  mon.hit Boolean Specify that the montext CSR is undefined Uns32 Specify whether AMO load/store operations activate triggers Specify whether AMO load/store operations activate triggers Specify that the datal. hit is unimplemented Uns32 Specify the number of implemented bits in montext Uns32 Specify the number of implemented bits in montext montext. Bits Uns32 Specify the number of implemented bits in montext unamable unsate the unsate of the property of |                            |          |                                                                                                 |
| mhymeounter_undefined                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |          |                                                                                                 |
| CSR_masks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                            |          |                                                                                                 |
| tidatal_mask Uns64 Specify hardware-enforced mask of writable bits in mtwoe register tidatal_mask Uns64 Specify hardware-enforced mask of writable bits in Trigger Module tdatal register mip_mask Uns64 Specify hardware-enforced mask of writable bits in mtyper register mtwoe.sext Boolean Specify whether mtwee is sign-extended from most-significant bit Trigger Info.undefined Boolean Specify that the tontrol CSR is undefined toontrol undefined Boolean Specify that the tontrol CSR is undefined mscontext.undefined Boolean Specify that the montext CSR is undefined mscontext.undefined Boolean Specify that the montext CSR is undefined mscontext.undefined Boolean Specify that the montext CSR is undefined mscontext.undefined Boolean Specify that the montext CSR is undefined mscontext.undefined Boolean Specify that the montext CSR is undefined placed by the mask of the montext CSR is undefined placed by the montext CSR is undefined placed by the monte of implemented placed placed by the monte of implemented placed placed by the monte of implemented placed placed by the monte of implemented by the montext triggers by the montext by the monte of implemented by the montext by the montext by the monte of implemented by the montext by the montext by the montext by the monte of implemented by the montext by the montext by the monte of implemented by the montext  |                            | Boolean  | Specify that the implification of the are undefined                                             |
| tinfo unsiger Boolean Specify that the scontext CSR is undefined sometime trigger. In the score and  |                            | Uns64    | Specify hardware-enforced mask of writable hits in mtyec register                               |
| mip_mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |          |                                                                                                 |
| mip_mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | occordinate.               | 0.1150.1 |                                                                                                 |
| Trigger Trigge | min mask                   | Uns64    |                                                                                                 |
| Trigger tinfo_undefined tinfo_undefined tinfo_undefined tocontrol_undefined Boolean Specify that the tinfo_CSR is undefined mcontext_undefined Boolean Specify that the mcontext_CSR is undefined mcontext_undefined Boolean Specify that the mcontext_CSR is undefined mscontext_undefined Boolean Specify that the mcontext_CSR is undefined mscontext_undefined Boolean Specify that the mscontext_CSR is undefined mscontext_undefined Boolean Specify that the mscontext CSR is undefined Mscontext_undefined Boolean Specify whether AMO load/store operations activate triggers no_hit Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  Whether AMO load/store operations activate triggers Specify then unber of implemented hardware triggers tinfo Uns32 Override tinfo register (for all triggers) trigger_match Uns32 Specify the number of implemented bits in moontext Uns32 Specify the number of implemented bits in moontext  Whether unable of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero)  mcontrol_maskmax Uns32 Specify mcontrol_maskmax value  PMP Configuration PMP_grain Uns32 Specify mcontrol_maskmax value  PMP_grain Uns32 Specify mcontrol_maskmax value  PMP_max_page Uns32 Specify the number of implemented PMP address registers  Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the number of implemented PMP region to map if non-zero (may improve performance; constrained to a power of two) performance; constrained to a power of two)  Mether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_makparams Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_mitialparams Boolean Specify that Xibintal is implemented Fine or write ignored and zero (if False)  PMP_mitialparams Boolean Specify that Zibinored and zero (if False)  Specify that Zibinored and zero (if False)  Specify that Zibinored is implemented  Specify that Zibinore is implemented  Specify that Zibinor is implemented  Specify |                            |          |                                                                                                 |
| tinfo_undefined   Boolean   Specify that the tinfo CSR is undefined   meontext_undefined   Boolean   Specify that the tenortrol CSR is undefined   meontext_undefined   Boolean   Specify that the meontext CSR is undefined   meontext_undefined   Boolean   Specify that the meontext CSR is undefined   meontext_undefined   Boolean   Specify that the meontext CSR is undefined   meontext_undefined   Boolean   Specify that the meontext CSR is undefined (Debug Version 0.14.0 and later)   meontext_undefined   Boolean   Specify that the meontext CSR is undefined (Debug Version 0.14.0 and later)   meontext_undefined   Specify that the meontext CSR is undefined (Debug Version 0.14.0 and later)   meontext_undefined   Specify that tdatal_hit is unimplemented   meontext_undefined   Specify that tdatal_hit is unimplemented   meontext_undefined   Uns32   Specify the number of implemented bits in meontext   meontext_undefined   Uns32   Specify the number of implemented bits in textra-unvalue (if zero, textra-unselect is tied to zero)   meontrol_maskmax   Uns32   Specify the number of implemented bits in textra-unvalue (if zero, textra-unselect is tied to zero)   meontext_undefined   Uns32   Specify the number of implemented pMP address registers   pMP_grain   Uns32   Specify the number of implemented pMP address registers   pMP_max_page   Uns32   Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)   pMP_max_page   Uns32   Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)   pMP_max_page   Uns32   Specify the maximum size of PMP registers are undefined (if True) or write ignored and zero (if False)   pMP_max_page   Boolean   Specify that Zinord is implemented   pmp_max_page   Uns32   Specify th |                            | Boolean  | speerly wheeler moves is sign encolated from most significant sit                               |
| teontrol_undefined Boolean Specify that the teontrol CSR is undefined meontext_undefined Boolean Specify that the montext CSR is undefined scontext_undefined Boolean Specify that the scontext CSR is undefined mscontext_undefined Boolean Specify that the scontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)  amo_trigger Boolean Uns32 Specify the number of implemented proper part of the proper part of the proper part of implemented by the proper part of implemented bits in mscontext (Debug Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)  PMP_max_page Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)  PMP_max_page Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)  PMP_max_page Uns32 Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses by the proper part of the proper part of the proper part of the part of t |                            | Boolean  | Specify that the tinfo CSR is undefined                                                         |
| meontext.undefined Boolean Specify that the meontext CSR is undefined scontext.undefined Boolean Specify that the meontext CSR is undefined mesontext.undefined Boolean Specify that the meontext CSR is undefined (Debug Version 0.14.0 and later)  amo.trigger Boolean Specify that the meontext CSR is undefined (Debug Version 0.14.0 and later)  amo.trigger Boolean Specify that the mesontext CSR is undefined (Debug Version 0.14.0 and later)  amo.trigger Boolean Specify that the mesontext CSR is undefined (Debug Version 0.14.0 and later)  amo.trigger Boolean Specify that the mesontext CSR is undefined (Debug Version 0.14.0 and later)  specify the uniformative specified (for all triggers)  trigger num Uns32 Specify the number of implemented bits in textra.my specify the number of implemented bits in meontext (Figure 1) (Figure 2) (Figure 2) (Figure 3) (F |                            |          |                                                                                                 |
| Specify that the scontext CSR is undefined mscontext.undefined   Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                            |          |                                                                                                 |
| Boolean   Specify that the mscontext CSR is undefined (Debug Version 0.14.0 and later)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |          |                                                                                                 |
| later   Boolean   Specify whether AMO load/store operations activate triggers   Boolean   Specify that tdatal.hit is unimplemented                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |          |                                                                                                 |
| mo.trigger no.hit Boolean Specify whether AMO load/store operations activate triggers no.hit Boolean Specify that tdatal.hit is unimplemented trigger num Uns32 Specify the number of implemented hardware triggers trigger.match Uns32 Specify legal "match" values for triggers of type 2 and 6 (bitmask) moontext.bits Uns32 Specify the number of implemented bits in moontext mvalue.bits Uns32 Specify the number of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero) mcontrol.maskmax Uns32 Specify the number of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero) mcontrol.maskmax Uns32 Specify pMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc) PMP Configuration PMP.grain Uns32 Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two) PMP.decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses PMP.undefined Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False) PMP.maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs PMP.initialparams Boolean Specify that Smstateen is implemented Zichom Smstateen Boolean Specify that Zichnt is implemented Zicond Boolean Specify that Zicond is implemented Zicond Soolean Specify that Zicond is implemented Zichom Boolean Specify that Zichom is implemented Zichom Boolean Specify that Zichom is implemented Zichom Boolean Specify that Zichom is implemented Zichom S | mseemen and an arrangement | Boolean  |                                                                                                 |
| Boolean   Specify that tdata1.hit is unimplemented trigger num   Uns32   Specify the number of implemented hardware triggers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | amo trigger                | Boolean  | ,                                                                                               |
| trigger_num tinfo Uns32 Override tinfo register (for all triggers) tinfo Uns32 Override tinfo register (for all triggers) trigger_match Uns32 Specify legal "match" values for triggers of type 2 and 6 (bitmask) mcontext_bits Uns32 Specify the number of implemented bits in mcontext unvalue_bits Uns32 Specify the number of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero) mcontrol.maskmax Uns32 Specify mcontrol.maskmax value  PMP Configuration  PMP_grain Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc) PMP_registers Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)  PMP_max_page Uns32 Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_undefined Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)  PMP_initialparams Boolean Enable parameters to change the read-only masks for PMP CSRs  Other_Extensions  Smstateen Boolean Specify that Smstateen is implemented Zichom Boolean Specify that Zichom is implemented Zichom Boolean Specify that Zicond is implemented Zichom Boolean Specify that Zicond is implemented Zichom Boolean Specify that Zichom is implemented Zichom Specify that Zi |                            |          |                                                                                                 |
| trinfo Uns32 Override tinfo register (for all triggers) trigger_match Uns32 Specify legal "match" values for triggers of type 2 and 6 (bitmask) montext_bits Uns32 Specify the number of implemented bits in montext mvalue_bits Uns32 Specify the number of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero)  montrol_maskmax Uns32 Specify montrol.maskmax value  PMP Configuration  PMP_grain Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)  PMP_registers Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the number of implemented PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP.undefined Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)  PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  Other_Extensions  Smstateen Boolean Specify that Smstateen is implemented  Zihntul Boolean Specify that Zihntul is implemented  Zicond Boolean Specify that Zicond is implemented  Zicond Boolean Specify that Zicond is implemented  Zicond Boolean Specify that Zicon is implemented  Zicond Specify that Zicon is implemented  Zicond Specify that Zicon  |                            |          |                                                                                                 |
| trigger_match mcontext_bits mcontext_bits mcontext_bits mcontext_bits mcontext_bits  Uns32 Specify the number of implemented bits in mcontext mvalue_bits  Uns32 Specify the number of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero) mcontrol_maskmax Uns32 Specify mcontrol.maskmax value  PMP Configuration  PMP_grain PMP_grain PMP_grain PMP_grain Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc) PMP_registers Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the naximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  Whether unaligned PMP accesses are undefined (if True) or write ignored and zero (if False)  PMP_maskparams Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)  PMP_initialparams Boolean Enable parameters to change the read-only masks for PMP CSRs  Cher_Extensions  Smstateen Boolean Specify that Smstateen is implemented  Specify that Zicond is implemented  S |                            |          |                                                                                                 |
| mcontext_bits Uns32 Specify the number of implemented bits in mcontext mvalue_bits Uns32 Specify the number of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero)  mcontrol_maskmax Uns32 Specify the number of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero)  mcontrol_maskmax Uns32 Specify mcontrol.maskmax value  PMP Configuration  PMP_grain Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)  PMP_registers Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_undefined Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)  PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  Other Extensions  Smstateen Boolean Specify that Smstateen is implemented  Zihintntl Boolean Specify that Zihintntl is implemented (instruction decode only, implemented as NOP)  Zicond Boolean Specify that Zicond is implemented  Zicsr Boolean Specify that Zicsr is implemented  Zichon Boolean Specify that Zicsr is implemented  Zichon Boolean Specify that Zichon is implemented  Zichon Boolean Specify that Zicbon is implemented  Zichon Boolean Specify that Zichon is implemented  Zichon Specify that Zichon is implemented  Zichon Specify that Zichon is implemented  Zichon Specify that Zich |                            |          |                                                                                                 |
| montrol_maskmax Uns32 Specify the number of implemented bits in textra.mvalue (if zero, textra.mselect is tied to zero)  Montrol_maskmax Uns32 Specify montrol.maskmax value  PMP Configuration  PMP_grain Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)  PMP_registers Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_undefined Boolean Enable parameters to change the read-only masks for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the read-only masks for PMP CSRs  Other_Extensions  Smstateen Boolean Specify that Smstateen is implemented  Zihintntl Boolean Specify that Zicond is implemented  Zicond Boolean Specify that Zicond is implemented  Zicond Boolean Specify that Zicond is implemented  Zicond Boolean Specify that Zicon is implemented                                                                                                            |                            |          |                                                                                                 |
| mcontrol_maskmax Uns32 Specify mcontrol.maskmax value  PMP Configuration  PMP_grain Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)  PMP_registers Uns32 Specify the number of implemented PMP address registers  PMP_max_page Uns32 Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_undefined Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)  PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  Other_Extensions  Smstateen Boolean Specify that Smstateen is implemented  Zihintntl Boolean Specify that Zihintntl is implemented  Specify that Zicond is implemented  Specify that Zicond is implemented  Zicond Boolean Specify that Zicon is implemented  Zicond Specify that Zicon is implemented                                               |                            |          |                                                                                                 |
| Material Policy   Material P   | 111/01/05                  | 0.11502  |                                                                                                 |
| PMP Configuration PMP_grain Uns32 Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc) PMP_registers Uns32 Specify the number of implemented PMP address registers PMP_max_page Uns32 Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses PMP_undefined Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)  PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  PMP initialparams Boolean Specify that Smstateen is implemented  Zichintntl Boolean Specify that Zichont is implemented  Zicond Boolean Specify that Zicond is implemented  Zicond Specify that Zicond is implemented  Zichon Boolean Specify that Zichone is implemented  Zichon Boolean Specify that Zichone is implemented  Zichon Boolean Specify that Zichop is implemented  Zichon Boolean Specify that Zichop is implemented  Zawrs Boolean Specify that Zichop is implemented  Zawrs Boolean Specify that Zichop is implemented  Zawrs Boolean Specify that Zichop is implemented  CSR_Defaults mvendorid Uns64 Override mvendorid register  Uns64 Override mvendorid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | mcontrol_maskmax           | Uns32    | /                                                                                               |
| PMP_grain         Uns32         Specify PMP region granularity, G (0 =>4 bytes, 1 =>8 bytes, etc)           PMP registers         Uns32         Specify the number of implemented PMP address registers           PMP_max_page         Uns32         Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)           PMP_decompose         Boolean         Whether unaligned PMP accesses are decomposed into separate aligned accesses           PMP_undefined         Boolean         Whether unaligned PMP accesses are decomposed into separate aligned accesses           PMP_undefined         Boolean         Whether unaligned PMP accesses are decomposed into separate aligned accesses           PMP_undefined         Boolean         Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)           PMP_maskparams         Boolean         Enable parameters to change the read-only masks for PMP CSRs           PMP_initialparams         Boolean         Specify that Smstateen is implemented           Smstateen         Boolean         Specify that Zihintntl is implemented           Zichond         Boolean         Specify that Zicond is implemented           Zicsr         Boolean         Specify that Zicond is implemented           Zicbom         Boolean         Specify that Zicbom is implemented           Zicbop         Boolean                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PMP Configuration          |          | I v                                                                                             |
| PMP_registers         Uns32         Specify the number of implemented PMP address registers           PMP_max_page         Uns32         Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)           PMP_decompose         Boolean         Whether unaligned PMP accesses are decomposed into separate aligned accesses           PMP_undefined         Boolean         Whether unaligned PMP accesses are decomposed into separate aligned accesses           PMP_undefined         Boolean         Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)           PMP_maskparams         Boolean         Enable parameters to change the read-only masks for PMP CSRs           PMP_initialparams         Boolean         Enable parameters to change the reset values for PMP CSRs           Other Extensions         Smstateen         Boolean           Smstateen         Boolean         Specify that Smstateen is implemented           Zibintntl         Boolean         Specify that Zicond is implemented           Zicsr         Boolean         Specify that Zicond is implemented           Zicsr         Boolean         Specify that Zicond is implemented           Zicbop         Boolean         Specify that Zicond is implemented           Zicbop         Boolean         Specify that Zicond is implemented                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                            | Uns32    | Specify PMP region granularity, G $(0 = > 4 \text{ bytes}, 1 = > 8 \text{ bytes}, \text{ etc})$ |
| PMP_max_page Uns32 Specify the maximum size of PMP region to map if non-zero (may improve performance; constrained to a power of two)  PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_undefined Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)  PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  Other_Extensions  Smstateen Boolean Specify that Smstateen is implemented  Zichintntl Boolean Specify that Zichintntl is implemented (instruction decode only, implemented as NOP)  Zicond Boolean Specify that Zicond is implemented  Zicsr Boolean Specify that Zicond is implemented  Zichom Boolean Specify that Zichom is implemented  Zichom Boolean Specify that Zichop is implemented  Zichop Boolean Specify that Zichop is implemented  Zichoz Boolean Specify that Zichop is implemented                                                                                                                                                                |                            | Uns32    |                                                                                                 |
| PMP_decompose Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_undefined Boolean PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  PMP_initialparams Boolean Specify that Smstateen is implemented  Enable parameters to change the reset values for PMP CSRs  PMP_initialparams Boolean Specify that Zisminthall is implemented  Enable parameters to change the reset values for PMP CSRs  PMP_CSRs  PMP_initialparams Boolean Specify that Zisminthall is implemented  Enable parameters to change the read-only masks for PMP CSRs  PMP_CSRs  PMP_initialparams Boolean Specify that Zisminthall is implemented  Enable parameters to change the read-only masks for PMP CSRs  PMP_CSRs  PMP_initialparams Boolean Specify that Zisminthall is implemented  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  PMP_initialparams Boolean Specify that Zisminthall is implemented  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs  Enable parameters to change the read-only masks for PMP CSRs |                            | Uns32    |                                                                                                 |
| PMP_undefined Boolean Boolean Whether unaligned PMP accesses are decomposed into separate aligned accesses  PMP_undefined Boolean PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable parameters to change the reset values for PMP CSRs  Enable pa | 1 0                        |          |                                                                                                 |
| PMP_undefined Boolean Whether accesses to unimplemented PMP registers are undefined (if True) or write ignored and zero (if False)  PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  Other_Extensions  Smstateen Boolean Specify that Smstateen is implemented Zihintntl Boolean Specify that Zihintntl is implemented (instruction decode only, implemented as NOP)  Zicond Boolean Specify that Zicond is implemented Zicsr Boolean Specify that Zicsr is implemented Zichon Specify that Zifencei is implemented Zicbom Specify that Zicbom is implemented Zicbop Boolean Specify that Zicbom is implemented Zicbop Boolean Specify that Zicbop is implemented Zicboz Boolean Specify that Zicboz is implemented Zicboz Specify that Zicboz is implemented Zwrs Boolean Specify that Zicboz is implemented Zwrs Spoolean Specify that Zwrs is implemented Zmmul Boolean Specify that Zmmul is implemented  CSR_Defaults mvendorid Uns64 Override mvendorid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PMP_decompose              | Boolean  |                                                                                                 |
| True) or write ignored and zero (if False)  PMP_maskparams Boolean Enable parameters to change the read-only masks for PMP CSRs  PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  Other_Extensions  Smstateen Boolean Specify that Smstateen is implemented  Zichintntl Boolean Specify that Zichintntl is implemented (instruction decode only, implemented as NOP)  Zicond Boolean Specify that Zicond is implemented  Zicsr Boolean Specify that Zicsr is implemented  Zifencei Boolean Specify that Zifencei is implemented  Zicbom Boolean Specify that Zicbom is implemented  Zicbop Boolean Specify that Zicbop is implemented  Zicboz Boolean Specify that Zicbop is implemented  Zicboz Boolean Specify that Zicbop is implemented  Zawrs Boolean Specify that Zawrs is implemented  Zmmul Boolean Specify that Zmmul is implemented  CSR_Defaults  mvendorid Uns64 Override mvendorid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                          |          |                                                                                                 |
| PMP_maskparamsBooleanEnable parameters to change the read-only masks for PMP CSRsPMP_initialparamsBooleanEnable parameters to change the reset values for PMP CSRsOther_ExtensionsSmstateenBooleanSpecify that Smstateen is implementedZihintntlBooleanSpecify that Zihintntl is implemented (instruction decode only, implemented as NOP)ZicondBooleanSpecify that Zicond is implementedZicsrBooleanSpecify that Zicr is implementedZifenceiBooleanSpecify that Zichom is implementedZicbomBooleanSpecify that Zichom is implementedZicbopBooleanSpecify that Zichop is implementedZicbozBooleanSpecify that Zichoz is implementedZawrsBooleanSpecify that Zawrs is implementedZmmulBooleanSpecify that Zmmul is implementedCSR_DefaultsWendoridUns64Override mvendorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PMP_undefined              | Boolean  | Whether accesses to unimplemented PMP registers are undefined (if                               |
| PMP_initialparams Boolean Enable parameters to change the reset values for PMP CSRs  Other_Extensions  Smstateen Boolean Specify that Smstateen is implemented  Zihintntl Boolean Specify that Zihintntl is implemented (instruction decode only, implemented as NOP)  Zicond Boolean Specify that Zicond is implemented  Zicsr Boolean Specify that Zicsr is implemented  Zifencei Boolean Specify that Zicsr is implemented  Zicbom Boolean Specify that Zicbom is implemented  Zicbop Boolean Specify that Zicbop is implemented  Zicboz Boolean Specify that Zicbop is implemented  Zicboz Boolean Specify that Zicboz is implemented  Zawrs Boolean Specify that Zawrs is implemented  Zmmul Boolean Specify that Zawrs is implemented  CSR_Defaults  mvendorid Uns64 Override mvendorid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |          | True) or write ignored and zero (if False)                                                      |
| Other ExtensionsSmstateenBooleanSpecify that Smstateen is implementedZihintntlBooleanSpecify that Zihintntl is implemented (instruction decode only, implemented as NOP)ZicondBooleanSpecify that Zicond is implementedZicsrBooleanSpecify that Zicsr is implementedZifenceiBooleanSpecify that Zifencei is implementedZicbomBooleanSpecify that Zicbom is implementedZicbopBooleanSpecify that Zicbop is implementedZicbozBooleanSpecify that Zicboz is implementedZawrsBooleanSpecify that Zawrs is implementedZmmulBooleanSpecify that Zmmul is implementedCSR_DefaultsUns64Override mvendorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PMP_maskparams             | Boolean  | Enable parameters to change the read-only masks for PMP CSRs                                    |
| SmstateenBooleanSpecify that Smstateen is implementedZihintntlBooleanSpecify that Zihintntl is implemented (instruction decode only, implemented as NOP)ZicondBooleanSpecify that Zicond is implementedZicsrBooleanSpecify that Zicsr is implementedZifenceiBooleanSpecify that Zifencei is implementedZicbomBooleanSpecify that Zicbom is implementedZicbopBooleanSpecify that Zicbop is implementedZicbozBooleanSpecify that Zicboz is implementedZawrsBooleanSpecify that Zawrs is implementedZmmulBooleanSpecify that Zmmul is implementedCSR_DefaultsWns64Override mvendorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            | Boolean  | Enable parameters to change the reset values for PMP CSRs                                       |
| ZihintntlBooleanSpecify that Zihintntl is implemented (instruction decode only, implemented as NOP)ZicondBooleanSpecify that Zicond is implementedZicsrBooleanSpecify that Zicsr is implementedZifenceiBooleanSpecify that Zifencei is implementedZicbomBooleanSpecify that Zicbom is implementedZicbopBooleanSpecify that Zicbop is implementedZicbozBooleanSpecify that Zicboz is implementedZawrsBooleanSpecify that Zawrs is implementedZmmulBooleanSpecify that Zmmul is implementedCSR.DefaultsUns64Override mvendorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Other_Extensions           |          |                                                                                                 |
| mented as NOP)  Zicond Boolean Specify that Zicond is implemented  Zicsr Boolean Specify that Zicsr is implemented  Zifencei Boolean Specify that Zifencei is implemented  Zicbom Boolean Specify that Zicbom is implemented  Zicbop Boolean Specify that Zicbop is implemented  Zicbop Boolean Specify that Zicbop is implemented  Zicboz Boolean Specify that Zicbop is implemented  Zicboz Boolean Specify that Zicboz is implemented  Zawrs Boolean Specify that Zawrs is implemented  Zmmul Boolean Specify that Zmmul is implemented  CSR_Defaults  mvendorid Uns64 Override mvendorid register  marchid Uns64 Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Smstateen                  | Boolean  |                                                                                                 |
| ZicondBooleanSpecify that Zicond is implementedZicsrBooleanSpecify that Zicsr is implementedZifenceiBooleanSpecify that Zifencei is implementedZicbomBooleanSpecify that Zicbom is implementedZicbopBooleanSpecify that Zicbop is implementedZicbozBooleanSpecify that Zicboz is implementedZawrsBooleanSpecify that Zawrs is implementedZmmulBooleanSpecify that Zmmul is implementedCSR_DefaultsWester a ween dorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Zihintntl                  | Boolean  |                                                                                                 |
| ZicsrBooleanSpecify that Zicsr is implementedZifenceiBooleanSpecify that Zifencei is implementedZicbomBooleanSpecify that Zicbom is implementedZicbopBooleanSpecify that Zicbop is implementedZicbozBooleanSpecify that Zicboz is implementedZawrsBooleanSpecify that Zawrs is implementedZmmulBooleanSpecify that Zmmul is implementedCSR_DefaultsWerride mvendorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |          |                                                                                                 |
| Zifencei Boolean Specify that Zifencei is implemented Zicbom Boolean Specify that Zicbom is implemented Zicbop Boolean Specify that Zicbop is implemented Zicboz Boolean Specify that Zicboz is implemented Zawrs Boolean Specify that Zicboz is implemented Zawrs Boolean Specify that Zawrs is implemented Zmmul Boolean Specify that Zmmul is implemented CSR_Defaults mvendorid Uns64 Override mvendorid register marchid Uns64 Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Zicond                     | Boolean  | 1 2                                                                                             |
| ZicbomBooleanSpecify that Zicbom is implementedZicbopBooleanSpecify that Zicbop is implementedZicbozBooleanSpecify that Zicboz is implementedZawrsBooleanSpecify that Zawrs is implementedZmmulBooleanSpecify that Zmmul is implementedCSR_DefaultsWerride mvendorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |          |                                                                                                 |
| ZicbopBooleanSpecify that Zicbop is implementedZicbozBooleanSpecify that Zicboz is implementedZawrsBooleanSpecify that Zawrs is implementedZmmulBooleanSpecify that Zmmul is implementedCSR_DefaultsWerride mvendorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Zifencei                   | Boolean  |                                                                                                 |
| Zicboz Boolean Specify that Zicboz is implemented Zawrs Boolean Specify that Zawrs is implemented Zmmul Boolean Specify that Zmmul is implemented  CSR_Defaults  mvendorid Uns64 Override mvendorid register  marchid Uns64 Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |          |                                                                                                 |
| Zawrs     Boolean     Specify that Zawrs is implemented       Zmmul     Boolean     Specify that Zmmul is implemented       CSR_Defaults     Ween dorid     Uns64     Override mvendorid register       marchid     Uns64     Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                          |          |                                                                                                 |
| ZmmulBooleanSpecify that Zmmul is implementedCSR_DefaultsUns64Override mvendorid registermarchidUns64Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                            |          |                                                                                                 |
| CSR_Defaults  mvendorid  Uns64  Override mvendorid register  marchid  Uns64  Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |          |                                                                                                 |
| mvendorid Uns64 Override mvendorid register marchid Uns64 Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                            | Boolean  | Specify that Zmmul is implemented                                                               |
| marchid Uns64 Override marchid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                            |          |                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |          |                                                                                                 |
| mimpid Uns64 Override mimpid register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |          |                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | mimpid                     | Uns64    | Override mimpid register                                                                        |

| mhartid        | Uns64   | Override mhartid register (or first mhartid of an incrementing sequence |
|----------------|---------|-------------------------------------------------------------------------|
|                |         | if this is an SMP variant)                                              |
| mtvec          | Uns64   | Override mtvec register                                                 |
| Fast_Interrupt |         |                                                                         |
| CLICLEVELS     | Uns32   | Specify number of interrupt levels implemented by CLIC, or 0 if CLIC    |
|                |         | absent                                                                  |
| AIA_Interrupts |         |                                                                         |
| Smaia          | Boolean | Specify that Smaia CSRs are present                                     |

Table 9.1: Parameters that can be set in: Hart

# 9.1 Extension Parameters

| Name                | Type    | Description                                                              |
|---------------------|---------|--------------------------------------------------------------------------|
| debug               | Boolean | debug flags                                                              |
| mcountinhibit_reset | Uns32   | reset value of mcountinhibit                                             |
| tdata1_reset        | Uns32   | reset value of tdata1                                                    |
| dcsr_reset          | Uns32   | reset value of dcsr                                                      |
| PULP_XPULP          | Boolean | Enable XPULP features (CORE-V Extensions, excluding cv.elw               |
| PULP_V1             | Boolean | Enable obsolete V1 encodings for PULP opcodes                            |
| PULP_V2             | Boolean | Enable current V2 encodings for PULP opcodes (default if neither PULP_V1 |
|                     |         | or PULP_V2 are specified                                                 |

Table 9.2: Parameters for extension\_CVE4P

# 9.2 Parameters with enumerated types

### 9.2.1 Parameter user\_version

| Set to this value | Description                           |
|-------------------|---------------------------------------|
| 2.2               | User Architecture Version 2.2         |
| 2.3               | Deprecated and equivalent to 20191213 |
| 20190305          | Deprecated and equivalent to 20191213 |
| 20191213          | User Architecture Version 20191213    |

Table 9.3: Values for Parameter user\_version

## 9.2.2 Parameter priv\_version

| Set to this value | Description                                                                            |
|-------------------|----------------------------------------------------------------------------------------|
| 1.10              | Privileged Architecture Version 1.10                                                   |
| 1.11              | Privileged Architecture Version 1.11, equivalent to 20190608                           |
| 20190405          | Deprecated and equivalent to 20190608                                                  |
| 20190608          | Privileged Architecture Version Ratified-IMFDQC-and-Priv-v1.11                         |
| 20211203          | Privileged Architecture Version 20211203                                               |
| 1.12              | Privileged Architecture Version 1.12, equivalent to 20211203                           |
| master            | Privileged Architecture Master Branch as of commit 6bdeb58 (this is subject to change) |

Table 9.4: Values for Parameter priv\_version

## 9.2.3 Parameter compress\_version

| Set to this value | Description                                      |
|-------------------|--------------------------------------------------|
| legacy            | Compressed Architecture absent or legacy version |
| 0.70.1            | Compressed Architecture Version 0.70.1           |
| 0.70.5            | Compressed Architecture Version 0.70.5           |
| 1.0.0-RC5.7       | Compressed Architecture Version 1.0.0-RC5.7      |

Table 9.5: Values for Parameter compress\_version

## 9.2.4 Parameter debug\_version

| Set to this value | Description                                        |
|-------------------|----------------------------------------------------|
| 0.13.2-DRAFT      | RISC-V External Debug Support Version 0.13.2-DRAFT |
| 0.14.0-DRAFT      | RISC-V External Debug Support Version 0.14.0-DRAFT |
| 1.0.0-STABLE      | RISC-V External Debug Support Version 1.0.0-STABLE |
| 1.0-STABLE        | RISC-V External Debug Support Version 1.0-STABLE   |

Table 9.6: Values for Parameter debug\_version

#### 9.2.5 Parameter rnmi\_version

| Set to this value | Description          |
|-------------------|----------------------|
| none              | RNMI not implemented |
| 0.2.1             | RNMI version 0.2.1   |
| 0.4               | RNMI version 0.4     |

Table 9.7: Values for Parameter rnmi\_version

### 9.2.6 Parameter debug\_mode

| Set to this value | Description                                   |
|-------------------|-----------------------------------------------|
| none              | Debug mode not implemented                    |
| vector            | Debug mode implemented by execution at vector |
| interrupt         | Debug mode implemented by interrupt           |
| halt              | Debug mode implemented by halt                |

Table 9.8: Values for Parameter debug\_mode

## 9.2.7 Parameter debug\_eret\_mode

| Set to this value    | Description                                            |
|----------------------|--------------------------------------------------------|
| nop                  | MRET, SRET or URET in Debug mode is a nop              |
| jump_to_dexc_address | MRET, SRET or URET in Debug mode jumps to dexc_address |
| trap_to_dexc_address | MRET, SRET or URET in Debug mode traps to dexc_address |

Table 9.9: Values for Parameter debug\_eret\_mode

## 9.2.8 Parameter debug\_priority

| Set to this value | Description                                      |
|-------------------|--------------------------------------------------|
| asxh              | after trigger ->step ->execute address ->haltreq |
| ashx              | after trigger ->step ->haltreq ->execute address |
| ahsx              | after trigger ->haltreq ->step ->execute address |

| hasx          | haltreq ->after trigger ->step ->execute address |
|---------------|--------------------------------------------------|
| original      | legacy alias of asxh                             |
| PR693         | legacy alias of ashx                             |
| halt_not_step | legacy alias of ahsx                             |

Table 9.10: Values for Parameter debug\_priority

### 9.2.9 Parameter Zcea\_version

| Set to this value | Description          |
|-------------------|----------------------|
| none              | Zcea not implemented |
| 0.50.1            | Zcea version 0.50.1  |

Table 9.11: Values for Parameter Zcea\_version

### 9.2.10 Parameter Zceb\_version

| Set to this value | Description          |
|-------------------|----------------------|
| none              | Zceb not implemented |
| 0.50.1            | Zceb version 0.50.1  |

Table 9.12: Values for Parameter Zceb\_version

## 9.2.11 Parameter Zcee\_version

| Set to this value | Description           |
|-------------------|-----------------------|
| none              | Zcee not implemented  |
| 1.0.0-rc          | Zeee version 1.0.0-rc |

Table 9.13: Values for Parameter Zcee\_version

## 9.3 Parameter values

These are the current parameter values.

| Name                 | Value    |
|----------------------|----------|
| Fundamental          |          |
| variant              | CV32E40P |
| user_version         | 20191213 |
| priv_version         | 20190608 |
| endian               | none     |
| enable_expanded      | F        |
| endianFixed          | F        |
| misa_MXL             | 1        |
| misa_Extensions      | 0x801104 |
| add_Extensions       |          |
| sub_Extensions       |          |
| misa_Extensions_mask | 0        |
| add_Extensions_mask  |          |

| sub_Extensions_mask     |                      |
|-------------------------|----------------------|
| add_implicit_Extensions |                      |
| sub_implicit_Extensions |                      |
| Compressed_Extension    |                      |
| compress_version        | legacy               |
| Zcea_version            | none                 |
| Zceb_version            | none                 |
| Zcee_version            | none                 |
| Debug_Extension         |                      |
| debug_version           | 0.13.2-DRAFT         |
| debug_mode              | vector               |
| debug_address           | 0x1a110800           |
| dexc_address            | 0x1a111000           |
| debug_eret_mode         | jump_to_dexc_address |
| debug_priority          | asxh                 |
| dcsr_ebreak_mask        | 0                    |
| Interrupts_Exceptions   |                      |
| rnmi_version            | none                 |
| mtvec_is_ro             | F                    |
| tvec_align              | 0                    |
| ecode_mask              | 31                   |
| ecode_nmi               | 0                    |
| nmi_is_latched          | T                    |
| tval_zero               | T                    |
| tval_zero_ebreak        | F                    |
| tval_ii_code            | F                    |
| reset_address           | 0                    |
| nmi_address             | 0                    |
| CLINT_address           | 0                    |
| local_int_num           | 16                   |
| unimp_int_mask          | 0                    |
| force_mideleg           | 0                    |
| no_ideleg               | 0                    |
| no_edeleg               | 0                    |
| external_int_id         | F                    |
| Simulation_Artifact     |                      |
| use_hw_reg_names        | F                    |
| no_pseudo_inst          | F                    |
| show_c_prefix           | F                    |
| verbose                 | F                    |
| traceVolatile           | F                    |
| enable_CSR_bus          | F                    |
| CSR_remap               |                      |
| Memory                  |                      |
| unaligned_low_pri       | F                    |
| <u> </u>                | i                    |

| unaligned                                      | T          |  |  |
|------------------------------------------------|------------|--|--|
| $Instruction\_CSR\_Behavior$                   |            |  |  |
| wfi_is_nop                                     | F          |  |  |
| wfi_resume_not_trap                            | F          |  |  |
| $\mathrm{TW}_{\mathtt{-}}\mathrm{time\_limit}$ | 0          |  |  |
| counteren_mask                                 | 0xfffffff  |  |  |
| noinhibit_mask                                 | 0          |  |  |
| mcycle_undefined                               | F          |  |  |
| time_undefined                                 | T          |  |  |
| $minstret\_undefined$                          | F          |  |  |
| $mhpmcounter\_undefined$                       | F          |  |  |
| CSR_Masks                                      |            |  |  |
| mtvec_mask                                     | 0xffffff01 |  |  |
| tdata1_mask                                    | 4          |  |  |
| mip_mask                                       | 0x337      |  |  |
| mtvec_sext                                     | F          |  |  |
| Trigger                                        |            |  |  |
| $tinfo\_undefined$                             | F          |  |  |
| $tcontrol\_undefined$                          | T          |  |  |
| $mcontext\_undefined$                          | F          |  |  |
| $scontext\_undefined$                          | F          |  |  |
| $mscontext\_undefined$                         | F          |  |  |
| amo_trigger                                    | F          |  |  |
| no_hit                                         | Τ          |  |  |
| trigger_num                                    | 1          |  |  |
| tinfo                                          | 4          |  |  |
| trigger_match                                  | 0xffff     |  |  |
| $mcontext\_bits$                               | 0          |  |  |
| mvalue_bits                                    | 0          |  |  |
| $mcontrol\_maskmax$                            | 0          |  |  |
| PMP Configuration                              |            |  |  |
| PMP_grain                                      | 0          |  |  |
| PMP_registers                                  | 0          |  |  |
| PMP_max_page                                   | 0          |  |  |
| PMP_decompose                                  | F          |  |  |
| PMP_undefined                                  | T          |  |  |
| PMP_maskparams                                 | F          |  |  |
| PMP_initialparams                              | F          |  |  |
| Other_Extensions                               |            |  |  |
| Smstateen                                      | F          |  |  |
| Zihintntl                                      | F          |  |  |
| Zicond                                         | F          |  |  |
| Zicsr                                          | Т          |  |  |
| Zifencei                                       | T          |  |  |
| Zicbom                                         | F          |  |  |

| Zicbop               | F          |
|----------------------|------------|
| Zicboz               | F          |
| Zawrs                | F          |
| Zmmul                | F          |
| CSR_Defaults         |            |
| mvendorid            | 0x602      |
| marchid              | 4          |
| mimpid               | 0          |
| mhartid              | 0          |
| mtvec                | 1          |
| Fast_Interrupt       |            |
| CLICLEVELS           | 0          |
| AIA_Interrupts       |            |
| Smaia                | F          |
| extension_CVE4P      |            |
| debug*               | F          |
| mcountinhibit_reset* | 13         |
| tdata1_reset*        | 0x28001040 |
| dcsr_reset*          | 0x40000003 |
| PULP_XPULP*          | F          |
| PULP_V1*             | F          |
| PULP_V2*             | F          |

Table 9.14: Parameter values

<sup>\*</sup> Parameters marked with an asterisk are part of the processor extension library.

## **Execution Modes**

| Mode    | Code | Description  |  |  |  |
|---------|------|--------------|--|--|--|
| Machine | 3    | Machine mode |  |  |  |
| Debug   | 6    | Debug mode   |  |  |  |

Table 10.1: Modes implemented in: Hart

# Exceptions

| Exception                    | Code | Description                                   |
|------------------------------|------|-----------------------------------------------|
| InstructionAddressMisaligned | 0    | Fetch from unaligned address                  |
| InstructionAccessFault       | 1    | No access permission for fetch                |
| IllegalInstruction           | 2    | Undecoded, unimplemented or disabled instruc- |
|                              |      | tion                                          |
| Breakpoint                   | 3    | EBREAK instruction executed                   |
| LoadAddressMisaligned        | 4    | Load from unaligned address                   |
| LoadAccessFault              | 5    | No access permission for load                 |
| StoreAMOAddressMisaligned    | 6    | Store/atomic memory operation at unaligned    |
|                              |      | address                                       |
| StoreAMOAccessFault          | 7    | No access permission for store/atomic memory  |
|                              |      | operation                                     |
| EnvironmentCallFromMMode     | 11   | ECALL instruction executed in Machine mode    |
| InstructionPageFault         | 12   | Page fault at fetch address                   |
| LoadPageFault                | 13   | Page fault at load address                    |
| StoreAMOPageFault            | 15   | Page fault at store/atomic memory operation   |
|                              |      | address                                       |
| MSWInterrupt                 | 67   | Machine software interrupt                    |
| MTimerInterrupt              | 71   | Machine timer interrupt                       |
| MExternalInterrupt           | 75   | Machine external interrupt                    |
| LocalInterrupt0              | 80   | Local interrupt 0 (id 16)                     |
| LocalInterrupt1              | 81   | Local interrupt 1 (id 17)                     |
| LocalInterrupt2              | 82   | Local interrupt 2 (id 18)                     |
| LocalInterrupt3              | 83   | Local interrupt 3 (id 19)                     |
| LocalInterrupt4              | 84   | Local interrupt 4 (id 20)                     |
| LocalInterrupt5              | 85   | Local interrupt 5 (id 21)                     |
| LocalInterrupt6              | 86   | Local interrupt 6 (id 22)                     |
| LocalInterrupt7              | 87   | Local interrupt 7 (id 23)                     |
| LocalInterrupt8              | 88   | Local interrupt 8 (id 24)                     |
| LocalInterrupt9              | 89   | Local interrupt 9 (id 25)                     |
| LocalInterrupt10             | 90   | Local interrupt 10 (id 26)                    |
| LocalInterrupt11             | 91   | Local interrupt 11 (id 27)                    |
| LocalInterrupt12             | 92   | Local interrupt 12 (id 28)                    |

| LocalInterrupt13 | 93         | Local interrupt 13 (id 29) |
|------------------|------------|----------------------------|
| LocalInterrupt14 | 94         | Local interrupt 14 (id 30) |
| LocalInterrupt15 | 95         | Local interrupt 15 (id 31) |
| GenericNMI       | 4294967295 | Generic NMI                |

Table 11.1: Exceptions implemented in: Hart

### Hierarchy of the model

A CPU core may be configured to instance many processors of a Symmetrical Multi Processor (SMP). A CPU core may also have sub elements within a processor, for example hardware threading blocks.

OVP processor models can be written to include SMP blocks and to have many levels of hierarchy. Some OVP CPU models may have a fixed hierarchy, and some may be configured by settings in a configuration register. Please see the register definitions of this model.

This model documentation shows the settings and hierarchy of the default settings for this model variant.

#### 12.1 Level 1: Hart

This level in the model hierarchy has 5 commands.

This level in the model hierarchy has 3 register groups:

| Group name                 | Registers |
|----------------------------|-----------|
| Core                       | 33        |
| Machine_Control_and_Status | 178       |
| Integration_support        | 3         |

Table 12.1: Register groups

This level in the model hierarchy has no children.

### **Model Commands**

A Processor model can implement one or more **Model Commands** available to be invoked from the simulator command line, from the OP API or from the Imperas Multiprocessor Debugger.

#### 13.1 Level 1: Hart

#### 13.1.1 debugflags

show or modify the processor debug flags

| Argument | Type    | Description                                    |  | Description |  |
|----------|---------|------------------------------------------------|--|-------------|--|
| -get     | Boolean | print current processor flags value            |  |             |  |
| -mask    | Boolean | print valid debug flag bits                    |  |             |  |
| -set     | Int32   | new processor flags (only flags 0x00000006 can |  |             |  |
|          |         | be modified)                                   |  |             |  |

Table 13.1: debugflags command arguments

#### 13.1.2 getCSRIndex

Return index for a named CSR (or -1 if no matching CSR)

| Argument | Type   | Description |  |  |  |
|----------|--------|-------------|--|--|--|
| -name    | String | CSR name    |  |  |  |

Table 13.2: getCSRIndex command arguments

#### 13.1.3 isync

specify instruction address range for synchronous execution

| Argument   | Type  | Description                                  |  |  |
|------------|-------|----------------------------------------------|--|--|
| -addresshi | Uns64 | end address of synchronous execution range   |  |  |
| -addresslo | Uns64 | start address of synchronous execution range |  |  |

Table 13.3: isync command arguments

#### 13.1.4 itrace

enable or disable instruction tracing

| Argument          | Type    | Description                                      |
|-------------------|---------|--------------------------------------------------|
| -access           | String  | show memory accesses by this instruction. Ar-    |
|                   |         | gument can be any combination of X (execute),    |
|                   |         | A (load or store access) and S (system)          |
| -after            | Uns64   | apply after this many instructions               |
| -enable           | Boolean | enable instruction tracing                       |
| -instructioncount | Boolean | include the instruction number in each trace     |
| -memory           | String  | (Alias for access). show memory accesses by this |
|                   |         | instruction. Argument can be any combination     |
|                   |         | of X (execute), A (load or store access) and S   |
|                   |         | (system)                                         |
| -mode             | Boolean | show processor mode changes                      |
| -off              | Boolean | disable instruction tracing                      |
| -on               | Boolean | enable instruction tracing                       |
| -processorname    | Boolean | Include processor name in all trace lines        |
| -registerchange   | Boolean | show registers changed by this instruction       |
| -registers        | Boolean | show registers after each trace                  |

Table 13.4: itrace command arguments

#### 13.1.5 listCSRs

#### 13.1.5.1 Argument description

List all CSRs in index order

# Registers

### 14.1 Level 1: Hart

#### 14.1.1 Core

Registers at level:1, type:Hart group:Core

| Name | Bits | Initial-Hex | RW | Description     |
|------|------|-------------|----|-----------------|
| zero | 32   | 0           | r- |                 |
| ra   | 32   | 0           | rw |                 |
| sp   | 32   | 0           | rw | stack pointer   |
| gp   | 32   | 0           | rw |                 |
| tp   | 32   | 0           | rw |                 |
| t0   | 32   | 0           | rw |                 |
| t1   | 32   | 0           | rw |                 |
| t2   | 32   | 0           | rw |                 |
| s0   | 32   | 0           | rw |                 |
| s1   | 32   | 0           | rw |                 |
| a0   | 32   | 0           | rw |                 |
| a1   | 32   | 0           | rw |                 |
| a2   | 32   | 0           | rw |                 |
| a3   | 32   | 0           | rw |                 |
| a4   | 32   | 0           | rw |                 |
| a5   | 32   | 0           | rw |                 |
| a6   | 32   | 0           | rw |                 |
| a7   | 32   | 0           | rw |                 |
| s2   | 32   | 0           | rw |                 |
| s3   | 32   | 0           | rw |                 |
| s4   | 32   | 0           | rw |                 |
| s5   | 32   | 0           | rw |                 |
| s6   | 32   | 0           | rw |                 |
| s7   | 32   | 0           | rw |                 |
| s8   | 32   | 0           | rw |                 |
| s9   | 32   | 0           | rw |                 |
| s10  | 32   | 0           | rw |                 |
| s11  | 32   | 0           | rw |                 |
| t3   | 32   | 0           | rw |                 |
| t4   | 32   | 0           | rw |                 |
| t5   | 32   | 0           | rw |                 |
| t6   | 32   | 0           | rw |                 |
| pc   | 32   | 0           | rw | program counter |

Table 14.1: Registers at level 1, type:Hart group:Core

#### 14.1.2 Machine\_Control\_and\_Status

Registers at level:1, type:Hart group:Machine\_Control\_and\_Status

| Name          | Bits | Initial-Hex | RW | Description                                 |
|---------------|------|-------------|----|---------------------------------------------|
| mstatus       | 32   | 1800        | rw | Machine Status                              |
| misa          | 32   | 40801104    | rw | ISA and Extensions                          |
| mie           | 32   | 0           | rw | Machine Interrupt Enable                    |
| mtvec         | 32   | 1           | rw | Machine Trap-Vector Base-Address            |
| mcountinhibit | 32   | d           | rw | Machine Counter Inhibit                     |
| mhpmevent3    | 32   | 0           | rw | Machine Performance Monitor Event Select 3  |
| mhpmevent4    | 32   | 0           | rw | Machine Performance Monitor Event Select 4  |
| mhpmevent5    | 32   | 0           | rw | Machine Performance Monitor Event Select 5  |
| mhpmevent6    | 32   | 0           | rw | Machine Performance Monitor Event Select 6  |
| mhpmevent7    | 32   | 0           | rw | Machine Performance Monitor Event Select 7  |
| mhpmevent8    | 32   | 0           | rw | Machine Performance Monitor Event Select 8  |
| mhpmevent9    | 32   | 0           | rw | Machine Performance Monitor Event Select 9  |
| mhpmevent10   | 32   | 0           | rw | Machine Performance Monitor Event Select 10 |
| mhpmevent11   | 32   | 0           | rw | Machine Performance Monitor Event Select 11 |
| mhpmevent12   | 32   | 0           | rw | Machine Performance Monitor Event Select 12 |
| mhpmevent13   | 32   | 0           | rw | Machine Performance Monitor Event Select 13 |
| mhpmevent14   | 32   | 0           | rw | Machine Performance Monitor Event Select 14 |
| mhpmevent15   | 32   | 0           | rw | Machine Performance Monitor Event Select 15 |
| mhpmevent16   | 32   | 0           | rw | Machine Performance Monitor Event Select 16 |
| mhpmevent17   | 32   | 0           | rw | Machine Performance Monitor Event Select 17 |
| mhpmevent18   | 32   | 0           | rw | Machine Performance Monitor Event Select 18 |
| mhpmevent19   | 32   | 0           | rw | Machine Performance Monitor Event Select 19 |
| mhpmevent20   | 32   | 0           | rw | Machine Performance Monitor Event Select 20 |
| mhpmevent21   | 32   | 0           | rw | Machine Performance Monitor Event Select 21 |
| mhpmevent22   | 32   | 0           | rw | Machine Performance Monitor Event Select 22 |
| mhpmevent23   | 32   | 0           | rw | Machine Performance Monitor Event Select 23 |
| mhpmevent24   | 32   | 0           | rw | Machine Performance Monitor Event Select 24 |
| mhpmevent25   | 32   | 0           | rw | Machine Performance Monitor Event Select 25 |
| mhpmevent26   | 32   | 0           | rw | Machine Performance Monitor Event Select 26 |
| mhpmevent27   | 32   | 0           | rw | Machine Performance Monitor Event Select 27 |
| mhpmevent28   | 32   | 0           | rw | Machine Performance Monitor Event Select 28 |
| mhpmevent29   | 32   | 0           | rw | Machine Performance Monitor Event Select 29 |
| mhpmevent30   | 32   | 0           | rw | Machine Performance Monitor Event Select 30 |
| mhpmevent31   | 32   | 0           | rw | Machine Performance Monitor Event Select 31 |
| mscratch      | 32   | 0           | rw | Machine Scratch                             |
| mepc          | 32   | 0           | rw | Machine Exception Program Counter           |
| mcause        | 32   | 0           | rw | Machine Cause                               |
| mtval         | 32   | 0           | rw | Machine Trap Value                          |
| mip           | 32   | 0           | rw | Machine Interrupt Pending                   |
| tselect       | 32   | 0           | rw | Trigger Register Select                     |
| tdata1        | 32   | 28001040    | rw | Trigger Data 1                              |
| tdata2        | 32   | 0           | rw | Trigger Data 2                              |
| tdata3        | 32   | 0           | rw | Trigger Data 3                              |
| tinfo         | 32   | 4           | rw | Trigger Info                                |
| mcontext      | 32   | 0           | rw | Trigger Machine Context                     |
| scontext      | 32   | 0           | rw | Trigger Supervisor Context                  |
| dcsr          | 32   | 40000003    | rw | Debug Control and Status                    |
| dpc           | 32   | 0           | rw | Debug PC                                    |

| destrateM 32 0 rw Debug Serateh U meycle 32 0 rw Machine Cycle Counter ministret 32 0 rw Machine Instructions Retired mhpmcounter3 32 0 rw Machine Instructions Retired mhpmcounter4 32 0 rw Machine Performance Monitor Counter 4 mhpmcounter5 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter6 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter7 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter8 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 7 mhpmcounter10 32 0 rw Machine Performance Monitor Counter 8 mhpmcounter11 32 0 rw Machine Performance Monitor Counter 1 mhpmcounter12 32 0 rw Machine Performance Monitor Counter 1 mhpmcounter13 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter14 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 12 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 17 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mh | 1 . 10         | 00 |    |    |                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----|----|----|---------------------------------------------|
| meycle misstert  32 0 rw Machine Performance Monitor Counter 3 mhpmcounter3 32 0 rw Machine Performance Monitor Counter 3 mhpmcounter5 32 0 rw Machine Performance Monitor Counter 5 mhpmcounter5 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter6 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter7 32 0 rw Machine Performance Monitor Counter 7 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 8 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 8 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 9 mhpmcounter11 32 0 rw Machine Performance Monitor Counter 10 mhpmcounter12 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter13 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter14 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter22 mhpmcounter3 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter3 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter3 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter3 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter4 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter5 32 0 rw Machine Performan | dscratch0      | 32 | 0  | rw | Debug Scratch 0                             |
| minstret mipprocunter3 32 0 rw Machine Performance Monitor Counter 3 mhpmcounter6 32 0 rw Machine Performance Monitor Counter 4 mhpmcounter6 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter6 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter7 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter8 32 0 rw Machine Performance Monitor Counter 7 mhpmcounter8 32 0 rw Machine Performance Monitor Counter 8 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 8 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 9 mhpmcounter10 32 0 rw Machine Performance Monitor Counter 10 mhpmcounter11 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter12 32 0 rw Machine Performance Monitor Counter 12 mhpmcounter13 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter14 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 17 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter51 32 0 rw Machine Performance |                | l  | ŭ. |    |                                             |
| mbpmcounter4 32 0 rw Machine Performance Monitor Counter 3 mbpmcounter5 32 0 rw Machine Performance Monitor Counter 4 mbpmcounter6 32 0 rw Machine Performance Monitor Counter 5 mbpmcounter6 32 0 rw Machine Performance Monitor Counter 6 mbpmcounter7 32 0 rw Machine Performance Monitor Counter 7 mbpmcounter8 32 0 rw Machine Performance Monitor Counter 8 mbpmcounter9 32 0 rw Machine Performance Monitor Counter 8 mbpmcounter9 32 0 rw Machine Performance Monitor Counter 9 mbpmcounter9 32 0 rw Machine Performance Monitor Counter 9 mbpmcounter10 32 0 rw Machine Performance Monitor Counter 10 mbpmcounter11 32 0 rw Machine Performance Monitor Counter 11 mbpmcounter12 32 0 rw Machine Performance Monitor Counter 11 mbpmcounter13 32 0 rw Machine Performance Monitor Counter 12 mbpmcounter14 32 0 rw Machine Performance Monitor Counter 13 mbpmcounter15 32 0 rw Machine Performance Monitor Counter 14 mbpmcounter16 32 0 rw Machine Performance Monitor Counter 14 mbpmcounter17 32 0 rw Machine Performance Monitor Counter 15 mbpmcounter18 32 0 rw Machine Performance Monitor Counter 16 mbpmcounter17 32 0 rw Machine Performance Monitor Counter 16 mbpmcounter18 32 0 rw Machine Performance Monitor Counter 16 mbpmcounter18 32 0 rw Machine Performance Monitor Counter 17 mbpmcounter18 32 0 rw Machine Performance Monitor Counter 18 mbpmcounter20 32 0 rw Machine Performance Monitor Counter 19 mbpmcounter21 32 0 rw Machine Performance Monitor Counter 21 mbpmcounter22 32 0 rw Machine Performance Monitor Counter 22 mbpmcounter23 32 0 rw Machine Performance Monitor Counter 23 mbpmcounter24 32 0 rw Machine Performance Monitor Counter 23 mbpmcounter25 32 0 rw Machine Performance Monitor Counter 24 mbpmcounter26 32 0 rw Machine Performance Monitor Counter 25 mbpmcounter27 32 0 rw Machine Performance Monitor Counter 26 mbpmcounter28 32 0 rw Machine Performance Monitor Counter 27 mbpmcounter29 32 0 rw Machine Performance Monitor Counter 18 mbpmcounter29 32 0 rw Machine Performance Monitor Counter 18 mbpmcounter30 32 0 rw Machine Performance Monitor C |                | l  | -  | rw |                                             |
| mbpmcounter4 32 0 rw Machine Performance Monitor Counter 4 mbpmcounter5 32 0 rw Machine Performance Monitor Counter 6 mbpmcounter8 32 0 rw Machine Performance Monitor Counter 6 mbpmcounter8 32 0 rw Machine Performance Monitor Counter 7 mbpmcounter8 32 0 rw Machine Performance Monitor Counter 8 mbpmcounter9 32 0 rw Machine Performance Monitor Counter 9 mbpmcounter10 32 0 rw Machine Performance Monitor Counter 19 mbpmcounter11 32 0 rw Machine Performance Monitor Counter 11 mbpmcounter13 32 0 rw Machine Performance Monitor Counter 11 mbpmcounter13 32 0 rw Machine Performance Monitor Counter 12 mbpmcounter14 32 0 rw Machine Performance Monitor Counter 13 mbpmcounter15 32 0 rw Machine Performance Monitor Counter 13 mbpmcounter16 32 0 rw Machine Performance Monitor Counter 14 mbpmcounter17 32 0 rw Machine Performance Monitor Counter 15 mbpmcounter18 32 0 rw Machine Performance Monitor Counter 16 mbpmcounter17 32 0 rw Machine Performance Monitor Counter 17 mbpmcounter18 32 0 rw Machine Performance Monitor Counter 18 mbpmcounter29 32 0 rw Machine Performance Monitor Counter 19 mbpmcounter29 32 0 rw Machine Performance Monitor Counter 19 mbpmcounter20 32 0 rw Machine Performance Monitor Counter 19 mbpmcounter21 32 0 rw Machine Performance Monitor Counter 20 mbpmcounter22 32 0 rw Machine Performance Monitor Counter 20 mbpmcounter23 32 0 rw Machine Performance Monitor Counter 20 mbpmcounter23 32 0 rw Machine Performance Monitor Counter 20 mbpmcounter23 32 0 rw Machine Performance Monitor Counter 22 mbpmcounter23 32 0 rw Machine Performance Monitor Counter 23 mbpmcounter24 32 0 rw Machine Performance Monitor Counter 24 mbpmcounter25 32 0 rw Machine Performance Monitor Counter 25 mbpmcounter26 32 0 rw Machine Performance Monitor Counter 27 mbpmcounter27 32 0 rw Machine Performance Monitor Counter 28 mbpmcounter28 32 0 rw Machine Performance Monitor Counter 29 mbpmcounter39 32 0 rw Machine Performance Monitor Counter 18 mbpmcounter39 32 0 rw Machine Performance Monitor Counter 18 mbpmcounter49 32 0 rw Machine Performance Mon |                | l  | -  | rw |                                             |
| mhpmcounter5 32 0 rw Machine Performance Monitor Counter 5 mhpmcounter6 32 0 rw Machine Performance Monitor Counter 6 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 7 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 8 mhpmcounter9 32 0 rw Machine Performance Monitor Counter 9 mhpmcounter10 32 0 rw Machine Performance Monitor Counter 10 mhpmcounter11 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter12 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter13 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter14 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter4 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter5 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter6 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter7 32 0 rw Machine Performance Monit |                | l  | -  | rw |                                             |
| mhpmcounter6   32   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |    | -  | rw |                                             |
| mhpmcounter   32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _              | l  | 0  | rw |                                             |
| mhpmcounter9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _              | l  | 0  | rw |                                             |
| mhpmcounter 9 32 0 rw Machine Performance Monitor Counter 9 mhpmcounter 11 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter 12 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter 13 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter 14 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter 15 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter 15 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter 16 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter 17 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter 18 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter 19 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter 19 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter 20 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter 21 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter 22 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter 23 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter 23 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter 24 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter 24 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter 24 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter 26 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter 27 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter 29 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter 29 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter 29 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter 29 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter 30 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter 30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter 30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter 30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter 30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter 30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter 30 32 0 rw Machine Performance Monitor Counter 19 mh | _              | l  | -  | rw | Machine Performance Monitor Counter 7       |
| mhpmcounter10 32 0 rw Machine Performance Monitor Counter 10 mhpmcounter11 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter12 32 0 rw Machine Performance Monitor Counter 12 mhpmcounter13 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter14 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 17 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Per | -              | l  | 0  | rw | Machine Performance Monitor Counter 8       |
| mhpmcounter11 32 0 rw Machine Performance Monitor Counter 12 mhpmcounter13 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter14 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter50 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Per |                |    | 0  | rw | Machine Performance Monitor Counter 9       |
| mhpmcounter12 32 0 rw Machine Performance Monitor Counter 12 mhpmcounter14 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 17 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter50 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter61 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter61 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter61 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter61 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter61 32 0 rw Machine Per | mhpmcounter10  |    | 0  | rw | Machine Performance Monitor Counter 10      |
| mhpmcounter13 32 0 rw Machine Performance Monitor Counter 13 mhpmcounter14 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 17 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 1 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 1 mhpmcounterh11 32 0 rw Machine Performance Monitor Cou | mhpmcounter11  |    | 0  | rw | Machine Performance Monitor Counter 11      |
| mhpmcounter14 32 0 rw Machine Performance Monitor Counter 14 mhpmcounter15 32 0 rw Machine Performance Monitor Counter 15 mhpmcounter16 32 0 rw Machine Performance Monitor Counter 16 mhpmcounter17 32 0 rw Machine Performance Monitor Counter 17 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 17 mhpmcounter19 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter50 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter60 32 0 rw Machine Per | mhpmcounter12  | 32 | 0  | rw | Machine Performance Monitor Counter 12      |
| mbpmcounter15         32         0         rw         Machine Performance Monitor Counter 15           mbpmcounter16         32         0         rw         Machine Performance Monitor Counter 17           mbpmcounter18         32         0         rw         Machine Performance Monitor Counter 18           mbpmcounter20         32         0         rw         Machine Performance Monitor Counter 19           mbpmcounter21         32         0         rw         Machine Performance Monitor Counter 20           mbpmcounter23         32         0         rw         Machine Performance Monitor Counter 21           mbpmcounter23         32         0         rw         Machine Performance Monitor Counter 22           mbpmcounter24         32         0         rw         Machine Performance Monitor Counter 23           mbpmcounter25         32         0         rw         Machine Performance Monitor Counter 25           mbpmcounter26         32         0         rw         Machine Performance Monitor Counter 25           mbpmcounter27         32         0         rw         Machine Performance Monitor Counter 25           mbpmcounter30         32         0         rw         Machine Performance Monitor Counter 28           mbpmcounter31         32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | mhpmcounter13  | 32 | 0  | rw | Machine Performance Monitor Counter 13      |
| mhpmcounter16         32         0         rw         Machine Performance Monitor Counter 16           mhpmcounter18         32         0         rw         Machine Performance Monitor Counter 18           mhpmcounter19         32         0         rw         Machine Performance Monitor Counter 19           mhpmcounter20         32         0         rw         Machine Performance Monitor Counter 19           mhpmcounter21         32         0         rw         Machine Performance Monitor Counter 21           mhpmcounter23         32         0         rw         Machine Performance Monitor Counter 21           mhpmcounter23         32         0         rw         Machine Performance Monitor Counter 22           mhpmcounter23         32         0         rw         Machine Performance Monitor Counter 23           mhpmcounter24         32         0         rw         Machine Performance Monitor Counter 24           mhpmcounter26         32         0         rw         Machine Performance Monitor Counter 25           mhpmcounter27         32         0         rw         Machine Performance Monitor Counter 27           mhpmcounter30         32         0         rw         Machine Performance Monitor Counter 30           mhpmcounter31         32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | mhpmcounter14  | 32 | 0  | rw | Machine Performance Monitor Counter 14      |
| mhpmcounter17 32 0 rw Machine Performance Monitor Counter 17 mhpmcounter18 32 0 rw Machine Performance Monitor Counter 18 mhpmcounter20 32 0 rw Machine Performance Monitor Counter 19 mhpmcounter21 32 0 rw Machine Performance Monitor Counter 20 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 3 minstreth 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High | mhpmcounter15  | 32 | 0  | rw | Machine Performance Monitor Counter 15      |
| mbpmcounter18         32         0         rw         Machine Performance Monitor Counter 18           mbpmcounter20         32         0         rw         Machine Performance Monitor Counter 20           mbpmcounter21         32         0         rw         Machine Performance Monitor Counter 21           mbpmcounter23         32         0         rw         Machine Performance Monitor Counter 23           mbpmcounter24         32         0         rw         Machine Performance Monitor Counter 23           mbpmcounter25         32         0         rw         Machine Performance Monitor Counter 24           mbpmcounter26         32         0         rw         Machine Performance Monitor Counter 24           mbpmcounter27         32         0         rw         Machine Performance Monitor Counter 26           mbpmcounter27         32         0         rw         Machine Performance Monitor Counter 27           mbpmcounter28         32         0         rw         Machine Performance Monitor Counter 28           mbpmcounter30         32         0         rw         Machine Performance Monitor Counter 29           mbpmcounter31         32         0         rw         Machine Performance Monitor Counter 30           mbpmcounter33         32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | mhpmcounter16  | 32 | 0  | rw | Machine Performance Monitor Counter 16      |
| mbpmcounter18         32         0         rw         Machine Performance Monitor Counter 18           mbpmcounter20         32         0         rw         Machine Performance Monitor Counter 20           mbpmcounter21         32         0         rw         Machine Performance Monitor Counter 21           mbpmcounter23         32         0         rw         Machine Performance Monitor Counter 23           mbpmcounter24         32         0         rw         Machine Performance Monitor Counter 23           mbpmcounter25         32         0         rw         Machine Performance Monitor Counter 24           mbpmcounter26         32         0         rw         Machine Performance Monitor Counter 24           mbpmcounter27         32         0         rw         Machine Performance Monitor Counter 26           mbpmcounter27         32         0         rw         Machine Performance Monitor Counter 27           mbpmcounter28         32         0         rw         Machine Performance Monitor Counter 28           mbpmcounter30         32         0         rw         Machine Performance Monitor Counter 29           mbpmcounter31         32         0         rw         Machine Performance Monitor Counter 30           mbpmcounter33         32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | mhpmcounter17  | 32 | 0  | rw | Machine Performance Monitor Counter 17      |
| mhpmcounter19         32         0         rw         Machine Performance Monitor Counter 19           mhpmcounter20         32         0         rw         Machine Performance Monitor Counter 20           mhpmcounter22         32         0         rw         Machine Performance Monitor Counter 21           mhpmcounter23         32         0         rw         Machine Performance Monitor Counter 23           mhpmcounter24         32         0         rw         Machine Performance Monitor Counter 24           mhpmcounter25         32         0         rw         Machine Performance Monitor Counter 25           mhpmcounter26         32         0         rw         Machine Performance Monitor Counter 26           mhpmcounter27         32         0         rw         Machine Performance Monitor Counter 27           mhpmcounter30         32         0         rw         Machine Performance Monitor Counter 29           mhpmcounter31         32         0         rw         Machine Performance Monitor Counter 31           mcycleh         32         0         rw         Machine Performance Monitor Counter 31           msycleh         32         0         rw         Machine Performance Monitor Counter High 3           mhpmcounterh3         32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | *              | 32 | 0  | rw | Machine Performance Monitor Counter 18      |
| mhpmcounter20         32         0         rw         Machine Performance Monitor Counter 20           mhpmcounter21         32         0         rw         Machine Performance Monitor Counter 21           mhpmcounter23         32         0         rw         Machine Performance Monitor Counter 22           mhpmcounter24         32         0         rw         Machine Performance Monitor Counter 24           mhpmcounter25         32         0         rw         Machine Performance Monitor Counter 25           mhpmcounter26         32         0         rw         Machine Performance Monitor Counter 26           mhpmcounter28         32         0         rw         Machine Performance Monitor Counter 27           mhpmcounter29         32         0         rw         Machine Performance Monitor Counter 28           mhpmcounter30         32         0         rw         Machine Performance Monitor Counter 29           mhpmcounter31         32         0         rw         Machine Performance Monitor Counter 30           mhpmcounter43         32         0         rw         Machine Performance Monitor Counter 31           mcycleb         32         0         rw         Machine Performance Monitor Counter High 3           mhpmcounterh3         32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                | 32 | 0  | rw | Machine Performance Monitor Counter 19      |
| mhpmcounter21 32 0 rw Machine Performance Monitor Counter 21 mhpmcounter22 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 11 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter40 32 0 rw Machine Performance Monitor | _              | l  | 0  | rw |                                             |
| mhpmcounter22 32 0 rw Machine Performance Monitor Counter 22 mhpmcounter23 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mhpmcounter40 32 0 rw Machine Performance Monitor Counter 31 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounter44 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounter45 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounter46 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounter47 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounter48 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounter49 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounter41 32 0 rw Ma | _              |    | 0  |    |                                             |
| mhpmcounter23 32 0 rw Machine Performance Monitor Counter 23 mhpmcounter24 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter29 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mpmcounter30 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter High Machine Performance Monitor Counter 43 mhpmcounterb4 32 0 rw Machine Performance Monitor Counter High Machine Performance  | _              |    | 0  |    |                                             |
| mhpmcounter24 32 0 rw Machine Performance Monitor Counter 24 mhpmcounter25 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter26 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 meycleh 32 0 rw Machine Performance Monitor Counter 31 meycleh 32 0 rw Machine Performance Monitor Counter 31 meycleh 32 0 rw Machine Performance Monitor Counter 31 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 31 meycleh 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounter43 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounter44 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounter45 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounter46 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounter47 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounter49 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounter41 32 0 rw Mach |                | l  |    |    |                                             |
| mhpmcounter25 32 0 rw Machine Performance Monitor Counter 25 mhpmcounter27 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 meycleh 32 0 rw Machine Performance Monitor Counter 31 minstreth 32 0 rw Machine Performance Monitor Counter 31 mhpmcounterh3 32 0 rw Machine Performance Monitor Counter High minstreth 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counte |                |    |    |    |                                             |
| mhpmcounter26 32 0 rw Machine Performance Monitor Counter 26 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mmycleh 32 0 rw Machine Derformance Monitor Counter 31 mhpmcounter30 32 0 rw Machine Instructions Retired High minstreth 32 0 rw Machine Instructions Retired High mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounter42 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounter43 2 0 rw Machine Performance Monitor Counter High 6 mhpmcounter44 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounter45 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounter46 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter47 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounter49 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounter40 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounter41 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounter41 32 0 |                | l  | -  |    |                                             |
| mhpmcounter27 32 0 rw Machine Performance Monitor Counter 27 mhpmcounter28 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 39 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 30 mpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Performance Monitor Counter 31 mhpmcounter3 32 0 rw Machine Performance Monitor Counter 31 mhpmcounter3 32 0 rw Machine Performance Monitor Counter High 3 minstreth 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounter4 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounter4 33 0 rw Machine Performance Monitor Counter High 16 mhpmcounter4 33 0 rw Machine Performance Monitor Counter High 16 mhpmcounter4 33 0 rw Machine Performance Monitor Counter High 18 mhpmcounter4 33 0 rw Machine Performance Monitor Counter High 19 mhpmcounter4 34 0 rw Machine Performance Monitor Counter High 19 mhpmcounter4 35 0 rw Machine Performance Monitor Counter High 19 mhpmcounter4 35 0 rw Machine Performance Monitor Counter High 20 mhpmcounter4 35 |                | l  | -  |    |                                             |
| mhpmcounter28 32 0 rw Machine Performance Monitor Counter 28 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 meycleh 32 0 rw Machine Performance Monitor Counter 31 minstreth 32 0 rw Machine Instructions Retired High minstreth 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh23 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh24 32 0 rw Machine Performanc | _              | l  |    |    |                                             |
| mhpmcounter29 32 0 rw Machine Performance Monitor Counter 29 mhpmcounter30 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Cycle Counter High minstreth 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh3 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 21                                   | _              | l  | -  |    |                                             |
| mhpmcounter30 32 0 rw Machine Performance Monitor Counter 30 mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Cycle Counter High minstreth 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh3 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh0 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                   |                |    | -  |    |                                             |
| mhpmcounter31 32 0 rw Machine Performance Monitor Counter 31 mcycleh 32 0 rw Machine Cycle Counter High minstreth 32 0 rw Machine Instructions Retired High mhpmcounterh3 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                    |                | l  | -  |    |                                             |
| mcycleh 32 0 rw Machine Cycle Counter High minstreth 32 0 rw Machine Instructions Retired High mhpmcounterh3 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                 | -              | l  | -  |    |                                             |
| minstreth 32 0 rw Machine Instructions Retired High mhpmcounterh3 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                            |                |    |    |    |                                             |
| mhpmcounterh3 32 0 rw Machine Performance Monitor Counter High 3 mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                |                |    | -  |    |                                             |
| mhpmcounterh4 32 0 rw Machine Performance Monitor Counter High 4 mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                 |                | l  | -  |    |                                             |
| mhpmcounterh5 32 0 rw Machine Performance Monitor Counter High 5 mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |    | -  |    |                                             |
| mhpmcounterh6 32 0 rw Machine Performance Monitor Counter High 6 mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _              | l  | ~  |    | 9                                           |
| mhpmcounterh7 32 0 rw Machine Performance Monitor Counter High 7 mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |    |    |    |                                             |
| mhpmcounterh8 32 0 rw Machine Performance Monitor Counter High 8 mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |    |    |    |                                             |
| mhpmcounterh9 32 0 rw Machine Performance Monitor Counter High 9 mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _              |    |    |    |                                             |
| mhpmcounterh10 32 0 rw Machine Performance Monitor Counter High 10 mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _              |    |    |    |                                             |
| mhpmcounterh11 32 0 rw Machine Performance Monitor Counter High 11 mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                | l  |    |    | 9                                           |
| mhpmcounterh12 32 0 rw Machine Performance Monitor Counter High 12 mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |    |    |    |                                             |
| mhpmcounterh13 32 0 rw Machine Performance Monitor Counter High 13 mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _              |    |    |    |                                             |
| mhpmcounterh14 32 0 rw Machine Performance Monitor Counter High 14 mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _              |    |    |    |                                             |
| mhpmcounterh15 32 0 rw Machine Performance Monitor Counter High 15 mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _              |    |    |    |                                             |
| mhpmcounterh16 32 0 rw Machine Performance Monitor Counter High 16 mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _              |    | -  |    |                                             |
| mhpmcounterh17 32 0 rw Machine Performance Monitor Counter High 17 mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _              |    |    |    |                                             |
| mhpmcounterh18 32 0 rw Machine Performance Monitor Counter High 18 mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |    |    | rw |                                             |
| mhpmcounterh19 32 0 rw Machine Performance Monitor Counter High 19 mhpmcounterh20 32 0 rw Machine Performance Monitor Counter High 20 mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _              |    |    | rw | 9                                           |
| mhpmcounterh20320rwMachine Performance Monitor Counter High 20mhpmcounterh21320rwMachine Performance Monitor Counter High 21mhpmcounterh22320rwMachine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |    |    | rw |                                             |
| mhpmcounterh21 32 0 rw Machine Performance Monitor Counter High 21 mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _              |    |    | rw |                                             |
| mhpmcounterh22 32 0 rw Machine Performance Monitor Counter High 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |    |    | rw |                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _              |    | 0  | rw |                                             |
| mhpmcounterh23 32 0 rw Machine Performance Monitor Counter High 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _              |    |    | rw |                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | mhpmcounterh23 | 32 | 0  | rw | Machine Performance Monitor Counter High 23 |

|                    |    | T _ |    |                                                       |
|--------------------|----|-----|----|-------------------------------------------------------|
| mhpmcounterh24     | 32 | 0   | rw | Machine Performance Monitor Counter High 24           |
| mhpmcounterh25     | 32 | 0   | rw | Machine Performance Monitor Counter High 25           |
| mhpmcounterh26     | 32 | 0   | rw | Machine Performance Monitor Counter High 26           |
| mhpmcounterh27     | 32 | 0   | rw | Machine Performance Monitor Counter High 27           |
| mhpmcounterh28     | 32 | 0   | rw | Machine Performance Monitor Counter High 28           |
| mhpmcounterh29     | 32 | 0   | rw | Machine Performance Monitor Counter High 29           |
| mhpmcounterh30     | 32 | 0   | rw | Machine Performance Monitor Counter High 30           |
| mhpmcounterh31     | 32 | 0   | rw | Machine Performance Monitor Counter High 31           |
| cycle              | 32 | 0   | r- | Cycle Counter                                         |
| instret            | 32 | 0   | r- | Instructions Retired                                  |
| hpmcounter3        | 32 | 0   | r- | Performance Monitor Counter 3                         |
| hpmcounter4        | 32 | 0   | r- | Performance Monitor Counter 4                         |
| hpmcounter5        | 32 | 0   | r- | Performance Monitor Counter 5                         |
| hpmcounter6        | 32 | 0   | r- | Performance Monitor Counter 6                         |
| hpmcounter7        | 32 | 0   | r- | Performance Monitor Counter 7                         |
| hpmcounter8        | 32 | 0   | r- | Performance Monitor Counter 8                         |
| hpmcounter9        | 32 | 0   | r- | Performance Monitor Counter 9                         |
| hpmcounter10       | 32 | 0   | r- | Performance Monitor Counter 10                        |
| hpmcounter11       | 32 | 0   | r- | Performance Monitor Counter 11                        |
| hpmcounter12       | 32 | 0   | r- | Performance Monitor Counter 12                        |
| hpmcounter13       | 32 | 0   | r- | Performance Monitor Counter 13                        |
| hpmcounter14       | 32 | 0   | r- | Performance Monitor Counter 14                        |
| hpmcounter15       | 32 | 0   | r- | Performance Monitor Counter 15                        |
| hpmcounter16       | 32 | 0   | r- | Performance Monitor Counter 16                        |
| hpmcounter17       | 32 | 0   | r- | Performance Monitor Counter 17                        |
| hpmcounter18       | 32 | 0   | r- | Performance Monitor Counter 18                        |
| hpmcounter19       | 32 | 0   | r- | Performance Monitor Counter 19                        |
| hpmcounter20       | 32 | 0   | r- | Performance Monitor Counter 20                        |
| hpmcounter21       | 32 | 0   | r- | Performance Monitor Counter 21                        |
| hpmcounter22       | 32 | 0   | r- | Performance Monitor Counter 22                        |
| hpmcounter23       | 32 | 0   | r- | Performance Monitor Counter 23                        |
| hpmcounter24       | 32 | 0   | r- | Performance Monitor Counter 24                        |
| hpmcounter25       | 32 | 0   | r- | Performance Monitor Counter 25                        |
| hpmcounter26       | 32 | 0   | r- | Performance Monitor Counter 26                        |
| hpmcounter27       | 32 | 0   | r- | Performance Monitor Counter 27                        |
| hpmcounter28       | 32 | 0   | r- | Performance Monitor Counter 28                        |
| hpmcounter29       | 32 | 0   | r- | Performance Monitor Counter 29                        |
| hpmcounter30       | 32 | 0   | r- | Performance Monitor Counter 30                        |
| _                  | 32 | 0   | r- | Performance Monitor Counter 30                        |
| hpmcounter31       | 32 | 0   |    | Cycle Counter High                                    |
| cycleh<br>instreth | 32 | 0   | r- | Instructions Retired High                             |
|                    | 32 | 0   | r- | Performance Monitor High 3                            |
| hpmcounterh3       | 32 |     | r- |                                                       |
| hpmcounterh4       | 32 | 0   | r- | Performance Monitor High 4 Performance Monitor High 5 |
| hpmcounterh5       |    | 0   | r- |                                                       |
| hpmcounterh6       | 32 | 0   | r- | Performance Monitor High 6                            |
| hpmcounterh7       | 32 | 0   | r- | Performance Monitor High 7                            |
| hpmcounterh8       | 32 | 0   | r- | Performance Monitor High 8                            |
| hpmcounterh9       | 32 | 0   | r- | Performance Monitor High 9                            |
| hpmcounterh10      | 32 | 0   | r- | Performance Monitor High 10                           |
| hpmcounterh11      | 32 | 0   | r- | Performance Monitor High 11                           |
| hpmcounterh12      | 32 | 0   | r- | Performance Monitor High 12                           |
| hpmcounterh13      | 32 | 0   | r- | Performance Monitor High 13                           |
| hpmcounterh14      | 32 | 0   | r- | Performance Monitor High 14                           |
| hpmcounterh15      | 32 | 0   | r- | Performance Monitor High 15                           |
| hpmcounterh16      | 32 | 0   | r- | Performance Monitor High 16                           |
| hpmcounterh17      | 32 | 0   | r- | Performance Monitor High 17                           |

| hpmcounterh18 | 32 | 0   | r- | Performance Monitor High 18 |
|---------------|----|-----|----|-----------------------------|
| hpmcounterh19 | 32 | 0   | r- | Performance Monitor High 19 |
| hpmcounterh20 | 32 | 0   | r- | Performance Monitor High 20 |
| hpmcounterh21 | 32 | 0   | r- | Performance Monitor High 21 |
| hpmcounterh22 | 32 | 0   | r- | Performance Monitor High 22 |
| hpmcounterh23 | 32 | 0   | r- | Performance Monitor High 23 |
| hpmcounterh24 | 32 | 0   | r- | Performance Monitor High 24 |
| hpmcounterh25 | 32 | 0   | r- | Performance Monitor High 25 |
| hpmcounterh26 | 32 | 0   | r- | Performance Monitor High 26 |
| hpmcounterh27 | 32 | 0   | r- | Performance Monitor High 27 |
| hpmcounterh28 | 32 | 0   | r- | Performance Monitor High 28 |
| hpmcounterh29 | 32 | 0   | r- | Performance Monitor High 29 |
| hpmcounterh30 | 32 | 0   | r- | Performance Monitor High 30 |
| hpmcounterh31 | 32 | 0   | r- | Performance Monitor High 31 |
| mvendorid     | 32 | 602 | r- | Vendor ID                   |
| marchid       | 32 | 4   | r- | Architecture ID             |
| mimpid        | 32 | 0   | r- | Implementation ID           |
| mhartid       | 32 | 0   | r- | Hardware Thread ID          |
|               |    |     |    |                             |

Table 14.2: Registers at level 1, type:Hart group:Machine\_Control\_and\_Status

#### 14.1.3 Integration\_support

Registers at level:1, type:Hart group:Integration\_support

| Name       | Bits | Initial-Hex | RW | Description                          |
|------------|------|-------------|----|--------------------------------------|
| DM         | 8    | 0           | rw | Debug mode active                    |
| commercial | 8    | 0           | r- | Commercial feature in use            |
| ASYNCPE    | 8    | 0           | r- | Asynchronous Event Pending & Enabled |

Table 14.3: Registers at level 1, type:Hart group:Integration\_support