

Scripts for Easier Use of Spice (SEUS): A Perl script package for simulating and creating batches of circuit netlists for Monte Carlo simulations when using *Ngspice* or *Ngspice*-based simulators

### Michael A. Turi<sup>1</sup>

1 Computer Engineering Program, California State University, Fullerton

**DOI:** 10.21105/joss.02183

#### **Software**

- Review 🗗
- Repository ♂
- Archive □

Editor: Viviane Pons ♂
Reviewers:

- @mzszym
- @victorvalgenti

**Submitted:** 30 December 2019 **Published:** 08 September 2020

#### License

Authors of papers retain copyright and release the work under a Creative Commons Attribution 4.0 International License (CC BY 4.0).

## Introduction

Spice, or Spice-based, circuit simulators are typically used to simulate electronic circuits at the transistor level. There are many Spice simulators available, with *Ngspice* being a popular open-source Spice option ("Ngspice, the open source Spice circuit simulator," n.d.). This Perl script package, *Scripts for Easier Use of Spice*, or SEUS, allows users to more easily run *Ngspice* to simulate and create batches of circuit netlists for Monte Carlo simulations ("SEUS," n.d.). Monte Carlo simulations are used in many fields; these are often used in circuit design to simulate the effects of process, voltage, and/or temperature (PVT) variations on circuits. Process variations are important because they may change the physical dimensions of transistors or other devices and affect the intended operation and/or performance of a circuit. Likewise, variations in operational voltages and temperatures may affect the intended operation and/or performance of a circuit.

### Statement of Need

Ngspice and many other current Spice simulators support Monte Carlo simulations. However, some older Spice simulators or Spice-based simulators, such as University of Florida's Spice3-UFDG (Linux version 3.71) (Fossum et al., 2004; Fossum, Trivedi, Chowdhury, Kim, & Zhang, 2006), do not provide this support. Without SEUS, a user cannot use Monte Carlo simulations to analyze the effects of PVT variations when using this Spice3-UFDG simulator and its built-in model for FinFET, or tri-gate, transistor technology. Lack of simulation support can occur with Spice-based simulators for alternative technologies, such as FinFETs. SEUS was originally designed to add Monte Carlo simulation support to the Spice3-UFDG simulator, but has since been revised to work with current versions of Ngspice.

SEUS offers users Monte Carlo support with *Ngspice* or *Ngspice*-based simulators, which is especially useful when the simulator lacks native Monte Carlo simulation support. The Monte Carlo initialization algorithm used by *init\_batch\_seus.pl* is already published (Turi & Delgado-Frias, 2017a), and the SEUS package enabled the use of Monte Carlo simulations for a few engineering publications (Turi & Delgado-Frias, 2017b, 2020). SEUS can enable additional research or exploration by analyzing PVT variation effects on circuit designs.



# **Availability and Support**

The SEUS Perl script package is found at the git repository at ("SEUS," n.d.) and is licensed under version 3 of the GNU Affero General Public License. Please refer to the README in the repository and the script documentation for information about installing and using this package; documentation for each script is available via HTML files and manual pages after installing the package or by using the perldoc command with the script's name (e.g., perldoc seus.pl).

To contribute to the SEUS package or seek support, please contact the author via the repository or via the email address in the documentation. An issue tracker is available in the repository to report a bug or request a feature or enhancement ("SEUS issues," n.d.).

# Acknowledgements

The author wishes to acknowledge Jose G. Delgado-Frias of the School of Electrical Engineering and Computer Science at Washington State University for a doctoral assistantship under his supervision and for his ideas on FinFET circuit design and simulation, which drove the development of this project. The author also wishes to thank the reviewers and editors for their efforts and for their helpful comments to improve this paper and the software package.

## References

- Fossum, J. G., Ge, L., Chiang, M.-H., Trivedi, V. P., Chowdhury, M. M., Mathew, L., Workman, G. O., et al. (2004). A process/physics-based compact model for nonclassical CMOS device and circuit design. *Solid-State Electronics*, 48(6), 919–926. doi:10.1016/j.sse.2003. 12.030
- Fossum, J. G., Trivedi, V. P., Chowdhury, M. M., Kim, S.-H., & Zhang, W. (2006). Recent upgrades and applications of UFDG (Vol. 3, pp. 674–679). Technical Proceedings of the 2006 NSTI Nanotechnology Conference and Trade Show (Workshop on Compact Modeling). Retrieved from https://briefs.techconnect.org/papers/recent-upgrades-and-applications-of-ufdg/
- Ngspice, the open source Spice circuit simulator. (n.d.). http://ngspice.sourceforge.net/.
- SEUS issues. (n.d.). https://bitbucket.org/miketuri/perl-spice-sim-seus/issues.
- SEUS: Scripts for easier use of Spice. (n.d.). https://bitbucket.org/miketuri/perl-spice-sim-seus/.
- Turi, M. A., & Delgado-Frias, J. G. (2017a). An implemented, initialization algorithm for many-dimension, Monte Carlo circuit simulations using Spice. IEEE 7th Annual Computing and Communication Workshop and Conference (CCWC). doi:10.1109/CCWC.2017. 7868469
- Turi, M. A., & Delgado-Frias, J. G. (2017b). Full-VDD and near-threshold performance of 8T FinFET SRAM cells. *Integration, the VLSI Journal*, *57*(2), 169–183. doi:10.1016/j. vlsi.2016.12.003
- Turi, M. A., & Delgado-Frias, J. G. (2020). Effective low leakage 6T and 8T FinFET SRAMs: Using cells with reverse-biased FinFETs, near-threshold operation, and power gating. *IEEE Transactions on Circuits and Systems II: Express Briefs*, 67(4), 765–769. doi:10.1109/TCSII.2019.2922921